### Question #1 State Machine to Logic (30)

A Mealy FSM state diagram is shown below. This is a decoder for a 3-level to 4-level encoding. A 4-level signal is communicated between two endpoints (A, B, C, and D). This signal is the input to the FSM. Transitions between the levels map to 3 symbols (X, Y, and Z); these symbols are the outputs. Note that some transitions are eliminated to enhance the quality of the communication.



(a) (2) Explain the difference between a Mealy and a Moore FSM.

Meally PSM: Por each state, the world be different.

outputs depending on the input. Moore states only have I

(b) (4) Fill in the blanks in this partial state transition table.

| ·     |    |     |       |            |
|-------|----|-----|-------|------------|
| state | in | out |       | 1          |
| SA    | A  | X   | `SA . | · 4 States |
| SB    | B  | Х   | SB    | ` 3 · (\"  |
| ŜØ    | В  | Z   | 28    | 3 02       |
| ζC    | С  | _X  | ~ SO  | _          |
| 20    | C  | Ÿ   | SC    |            |
| SC    | A  | Z   | SA    |            |
| SB    | D  | Z   | 20    | :          |



4 States
3 possible output
each state

2 of 14

Assume for the following parts that inputs, outputs and states are all one-hot encoded,

(c) (3) How many bits are needed for the input, output, and states?

# bits for in = 4. # bits for out = 3# bits for state = 4

(d) (4) What is the logic for nx\_state:SA? out:Z? You can define your mapping for part (c) to write this Boolean function.

 $nx_{\text{state:SA}} = \left( SCAA \right) \sqrt{(SAAA)} = \left( \frac{1}{2} \left( \frac{100}{100} \times \frac{1}{2} \right) \times \frac{1}{2} \left( \frac{1}{2} \times \frac{1}{2} \times \frac{1}{2} \right) \times \frac{1}{2} \left( \frac{1}{2} \times \frac{1}{2$ out:Z = (3DAB) V (SCAA) V (SBAD) 2 (1000 A 0010) V (0100 A 0001) V (0010A (000))

(e) (3) If nx\_state:SA is written as a fully-disjunctive normal torm, how many product terms are

# product terms = 2

Now assume that states, st[1:0], are assigned as gray code: SA=2'b00, SB=2'b01, SC=2'b11, states in ρυτος τοθροβ SD=2'b10. The inputs, in[1:0], are also assigned as gray code where A=2'b00, B=2'b01, C=2'b11, D=2'b10; and outputs, out[1:0], are X=00, Y=01, Z=11.

(f) (2) How many columns (inputs+outputs) and rows are in this truth table?

# columns = # rows =

Deferent Paths

(g) (5) Use the Karnaugh map below to determine the logic for out[0]. How many prime implicants are there? How many are essential?

| ٠, ٠,              | <b>3</b> 00 | - , In | ~    |      |
|--------------------|-------------|--------|------|------|
| out[0] . ;         | "oo"        | "01"   | "11" | "10" |
| "00"               | 0           | 浓      | (x   | /x\  |
| "01"               | , X         | 0 ,    | ×    | 1 1  |
| "11" <sub>43</sub> | (           | X.     |      | ×    |
| "10"               | ( > "       | 1 /    | 0    | العا |

(ETOIN ACIDY) (m [I] LINEO]

st[1:0]

# prime implicants = 3 # essential prime implicants =  $\lambda$ 

(h) (3) Write the Boolean expression for out[0].

( ED MIN [13 M) V ( [1] M N [1] 42)

(i) (4) How many states do you need if you want to convert the FSM to a Moore Machine?

# states =

4 Shles & 3 outputs = 72

#### UCLA | EEM16/CSM51A | Spring 2018 Question #2 Logic Design (15)

A field of black ("0") and white ("1") pixels can be "blurred" into gray values by taking a weighted-average that includes neighboring pixels as shown in the figure. Each converted gray-valued pixel, gpix, is a 4-bit value and is computed from 9 binary inputs,  $p_{xy}$ , based on the equation  $gpix_0[3:0] = 3 \cdot p_0 + 2 \cdot \sum p_{1n} + \sum p_{2n}$ .

| $p_{21}$        | p <sub>11</sub>       | p <sub>20</sub> |  |
|-----------------|-----------------------|-----------------|--|
| p <sub>12</sub> | <i>p</i> <sub>0</sub> | $p_{10}$        |  |
| p <sub>22</sub> | p <sub>13</sub>       | p <sub>23</sub> |  |

You have available 1-bit Full Adders (FA with 3-inputs and 2-outputs) as building blocks for implementing a design. The design should output gpix[3:0]. Use the fewest number of FAs to achieve this task. Show your design.





# UCLA | EEM16/CSM51A | Spring 2018 Question #3 FSM State Diagram (15)

Prof. C.K. Yang

The input to an FSM, Y, is a string of 1's and 0's. Design a **Moore** FSM that detects when a "01" sequence is followed a "10" sequence. The FSM is reset/initialized to a state for which prior inputs are all 0's. An example of the input and output is shown below and key transitions are underlined. Note that "010" does not constitute a "01" followed by a "10". The output, Z, asserts for only 1 cycle when the sequence is detected. As a design constraint, use the fewest number of states.

 $Y = 000\underline{01}1\underline{10}0\underline{01}00\underline{10}1\underline{01}01\underline{10}1111$ 

z = 0000000010000010000001000





# UCLA | EEM16/CSM51A | Spring 2018 Question #4 System Partitioning (20)

The following algorithm calculates the combinatorics function C(n,k)=n!/(n-k)!k! (commonly-referred to as n-choose-k or nCk).

```
n = n_in;
k = k_in;
comb = 1;
while (n > 0) {
   if (n>k)
      comb = comb*n;
   else
      comb = comb/n;
   n--
}
done = 1
```

The flow diagram is already designed as shown below. A signal, go, is an input to the controller that triggers this algorithm. Output, done, is asserted by the controller when the algorithm completes and is waiting for the go signal. The previous computation is held in the register, comb. You are to complete the controller and datapath design.

(a) (10) The datapath blocks available to you are also shown below (a combined multiply/divide module, an add/subtract module, and a zero detect module). You may also use as many 2:1 MUX as you choose (Note that you can only use 2:1 MUX so the select signals for each MUX is a single-bit signal from the controller). You can ignore the bit-width of any of the signals. Show the necessary connections within the datapath and any signals that need to pass as inputs to/from the controller.





### Question #5 Timing and Pipelining (18)

The following combinational logic block can be broken down into modules. Each module have their delay as shown. For each module, the propagation and contamination delay are the same  $(t_c = t_d)$  with the except of two blocks where the  $(t_c, t_d)$  is shown in the block. The registers comprise of DFF with the properties  $t_s = 3$ ,  $t_H = 1$ ,  $t_{CQ} = (1,2)$ .



(a) (4) Determine the contamination and propagation delay of the combinational logic block.

$$t_{dCL} = 14$$
 $t_{dCL} = 43$ 

(b) (3) What is the minimum cycle time of the combinational logic block?

(c) (4) We can minimize the cycle time by inserting registers. Show on the diagram below where to insert the register(s). Indicate a register with a line. Use as few registers as possible.



3 <= W.

(d) (2) Based on the answer in (c) determine the new minimum cycle time.

 $min(T_{cycle}) =$ 

textupt tdc/k-> a+6dlogu 2 2+3+115 = 20

(e) (3) During verification of the design in (d), an engineer found that the DFF hold time is actually longer, t<sub>H</sub>=3\_Does this pose a problem? Explain your answer. thold 42 bllk-1a + 6c losic thold cz 1 + 19 = thold <= 15

Ef th is less than or egral to 15, then Explain:

this doesn't pose an issue, but if this id

is greater than it, it poses an issue the to mediate hold thre violation

(f) (2) Name as many ways as you can to fix this problem?

Add skew to dearnise the stack of Tayole time to improve thold's skick / fix it.

Add more registers to decrease minimum cycle time

Energise Contemporation logic by adding delays

Encruse 6c/k-7Q

#### Question #6 (12)

An incomplete Verilog code for a module is shown below:

```
module final (
   input [3:0] st,
   output [3:0] nx_st,
   input [1:0] in,
   output [1:0] out,
   input go, reset, done, clock
<(a) missing TYPE> [1:0] out;
<(a) missing TYPE> [2:0] nx_st;
always @(<(b) missing activation list>) begin
   case (st)
      3'b000: nx_st=3'b001;
      3'b001: nx st=3'b010;
      3'b010:
         if (in[0] != go)
              nx_st=3'b100;
           else
              nx_st=3'b010;
        3'b100:
           if (in[0] != go)
              nx_st=3 bl00;
           else
              nx_st=3'b001;
        default:
           nx_st = {in[0],1'b0, reset};
assign out[0] = nx_st[1] | in[1];
//(c) out[1] is the output of a mux that selects 1'b0 when reset else nx_st[0]
```

(a) (2) What should be the declared type for the following signals:

(b) (2) What should go in the activation list of the always @()? Choose only the signals that needs to be there. You may not use \*.

Activation list = poseby OloCk 1 go, reset

(c) (5) The signal, out[1], is the output of a 2:1 MUX that uses input, reset, to choose between input of 1'b0 (when reset==1), and nx\_st[0] (when reset==0). Write the Verilog code for this signal in three different ways (continue next page):

```
// Library module provided
module mux21(muxout, muxselA, inputA, inputB);
   // muxselA ==1 chooses inputA
   // module details not shown
endmodule
```

Procedural Verilog (note that out variable will need to be declared differently):

always @ (\*) beyon

If (relet = 21)

Out = 1'60;

Vince else begin

endout = 0.00;

endout = 0.00;

(d) (3) Four different ways of implementing a function is shown below. Which of them are the same? Circle all that are the same.

(1)always (@posedge clock) begin  $y \le z;$ x <= y; end (2) always (@posedge clock) begin y = z;x = y; end 135 always (@posedge clock) begin x = y;y = z;endalways (@posedge clock) begin z = y;y = x;end

## Question #7 Short Answers (15)

(a) (4) For the following Karnaugh map, the Boolean expression for the function

$$Z = (\neg A \land \neg B \land \neg C) \lor (A \land \neg B \land D) \lor (A \land \neg B \land C)$$

|    |      | АВ   |      |      |      |  |
|----|------|------|------|------|------|--|
|    | Z    | "00" | "Ò1" | "11" | "10" |  |
| CD | "00" | 1    | 0    | 0    | 0    |  |
|    | "01" | 1    | 0    | 0    |      |  |
|    | "11" | 0    | 0    | 0    | (1)  |  |
|    | "10" | 0    | 0    | 0    | 1    |  |

What input conditions and transition has a potential for causing a glitch (static hazard) at the output?

all pare implicants are counted in the boolean expression, meaning the input the potential for a glotch.

(b) (2) How would you resolve the issue in (a) by adjusting the Boolean expression?  $\nabla_{\delta} \wedge \overline{\mathbb{G}} = (\overline{\mathbb{C}} \wedge \overline{\mathbb{A}} \wedge \overline{\mathbb{G}}) \vee (\mathbb{C} \wedge \mathbb{A} \wedge \mathbb{G}) \vee (\mathbb{C} \wedge \mathbb{A} \wedge \mathbb{G})$ 

(c) (3) If you only have 2-input AND gates and inverters available, how would you build a 2:1 multiplexer? (out selects between inpA and inpB with the select signal, selA)



(d) (3) If you only have 2:1 MUX and inverters available, how would you implement Z = X xor Y? 

✓ X ∧ Ч



12 of 14

(e) (3) A designer modified the basic DFF as shown below to make a GDFF where the clock signal is ANDed with an Enable signal. This approach is known as "clock gating". How does the GDFF's characteristics compare to that of the DFF? Select the answer.

