| Student Name | Lin Rui  |
|--------------|----------|
| Maynooth ID  | 21124264 |

| Student Name | 林锐        |  |
|--------------|-----------|--|
| FZU ID       | 832103316 |  |

# CS220 Computer Architecture

## Practical 7 Report

### Circuit Description

A synchronous sequential circuit that has a single input X and a single output Z.

- · Z is to turn on when the pattern 100 is sampled on X (on successive clock pulses).
- · Z is then to remain on until X is sampled as 1.

#### Design Details

1. Construct a state transition diagram and table.



| X | <i>S0</i>   | <i>S</i> 1 | <i>S2</i>    | <i>S3</i> |
|---|-------------|------------|--------------|-----------|
| 0 | <i>S0/0</i> | S2/0       | S3/1         | 53/1      |
| 1 | S1/0        | S1/0       | <i>S</i> 1/0 | S1/0      |

2. Eliminate redundant state for S2 and S3 are equivalent and make state assignment.



| <i>S0</i>  | <b>50</b> 00 |  |
|------------|--------------|--|
| <i>S</i> 1 | 01           |  |
| <i>S2</i>  | 10           |  |

3. Derive Boolean expressions using K-Maps.

| Q1Q0<br>X | 00   | 01   | 11   | 10   |
|-----------|------|------|------|------|
| 0         | 00/0 | 10/0 | XX/X | 10/1 |
| 1         | 01/0 | 01/0 | XX/X | 01/0 |





$$Z = Q_1 \overline{X}$$

### Circuit schematic

