# EECS 370 - Lecture 11 Multi-Cycle Data Path



## So Far, So Good

- Every architecture seems to have at least one "ugly" instruction
  - Something that doesn't elegantly fit in with the hardware we've already included
- For LC2K, that ugly instruction is JALR
  - It doesn't fine into our nice clean datapath
- To implement JALR we need to:
  - Write PC+1 into regB
  - Move regA into PC
- Right now there is:
- No path to write PC+1 into a register
  - No path to write a register to the PC

Live Poll + Q&A: slido.com #eecs370

Poll and Q&A Link



### **Executing a JALR Instruction**



### **Executing a JALR Instruction**



### What if regA = regB for JALR?



### Changes for JALR 1 1 Instruction



Poll: What is the latency of lw?

# What's Wrong with Single-Cycle?

### • All instructions run at the speed of the slowest instruction.

- Adding a long instruction can hurt performance
  - · What if you wanted to include multiply?
- You cannot reuse any parts of the processor
  - We have 3 different adders to calculate PC+1, PC+1+offset and the ALU
- No benefit in making the common case fast
  - Since every instruction runs at the slowest instruction speed
    - · This is particularly important for loads as we will see later

# What's Wrong with Single-Cycle?

- 1 ns Register read/write time
- 2 ns ALU/adder
- 2 ns memory access
- 0 ns MUX, PC access, sign extend, ROM

|        | Get<br>Instr | read<br>reg | ALU<br>oper. | mem   | write<br>reg |        |
|--------|--------------|-------------|--------------|-------|--------------|--------|
| • add: | 2ns          | + 1ns       | + 2ns        |       | + 1 ns       | = 6 ns |
| • beq: | 2ns          | + 1ns       | + 2ns        |       |              | = 5 ns |
| • sw:  | 2ns          | + 1ns       | + 2ns        | + 2ns |              | = 7 ns |
| • lw:  | 2ns          | + 1ns       | + 2ns        | + 2ns | + 1ns        | = 8 ns |





### Computing Execution Time

Assume: 100 instructions executed

25% of instructions are loads. 10% of instructions are stores.

45% of instructions are adds, and

20% of instructions are branches.

Single-cycle execution:

100 \* 8ns = 800 ns

Optimal execution:

25\*8ns + 10\*7ns + 45\*6ns + 20\*5ns = 640 ns

# Multiple-Cycle Execution

- Each instruction takes multiple cycles to execute
  - Cycle time is reduced
  - Slower instructions take more cycles

  - Faster instruction take fewer cycles
     We can start next instruction earlier, rather than just waiting
  - Can reuse datapath elements each cycle
- What is needed to make this work?
  - Since you are re-using elements for different purposes, you need more and/or wider MUXes.
  - You may need extra registers if you need to remember an output for 1 or more cycles.
  - · Control is more complicated since you need to send new signals on each cvcle.



LC2K Datapath - cycle groups Cycle :



Multi-cycle LC2 Datapath



State machine for multi-cycle control signals (transition functions)



# Implementing FSM



# **Building the Control ROM**



### First Cycle (State 0) Fetch Instr

- · What operations need to be done in the first cycle of executing any instruction?
  - Read memory[PC] and store into instruction register.
    - Must select PC in memory address MUX (MUX<sub>addr</sub>= 0)
       Enable memory operation (Mem<sub>en</sub>= 1)
       R/W should be (read) (Mem<sub>r/w</sub>= 0)

    - Enable Instruction Register write (IR<sub>en</sub>= 1)
  - · Calculate PC + 1

    - Send PC to ALU (MUX<sub>alu1</sub> = 0) Send 1 to ALU (MUX<sub>alu2</sub> = 01)
    - Select ALU add operation (ALU<sub>op</sub> = 0)
- PC<sub>en</sub> = 0; Reg<sub>en</sub> = 0; MUX<sub>dest</sub> and MUX<sub>rdata</sub>= X Next State: Decode Instruction









State 1: instruction decode

State 0:
Fetch cycle

State 1:

decode

State 0:
Fetch cycle

State 1:

decode

ycle 3

ycle 3

ycle 4

y





31



State 2: Add Cycle 3 Operation

Send control signals to MUX to select values of regA and regB and control signal to ALU to add

The control signal to ALU to add select values of regA and regB and control signal to ALU to add select values of regA and regB and control signal to ALU to add select values of regA and regB and control signal to ALU to add select values of regA and regB and control signal to ALU to add select values of regA and regB and control signal to ALU to add select values of regA and regB and control signal to ALU to add select values of regA and regB and control signal to ALU to add select values of regA and regB and control signal to ALU to add select values of regA and regB and control signal to ALU to add select values of regA and regB and control signal to ALU to add select values of regA and regB and control signal to ALU to add select values of regA and regB and control signal to ALU to add select values of regA and regB and control signal to ALU to add select values of regA and regB and control signal to ALU to add select values of regA and regB and control signal to ALU to add select values of regA and regB and control signal to ALU to add select values of regA and regB and control signal to ALU to add select values of regA and regB and a



M



# Send control signal to address MUX to select dest and to data MUX to select ALU output, then send write enable to register file.

хх

Building the Control Rom

WINDY REST. WALL OF THE CONTROL SIGNAL STATE OF THE CONTROL

Return to State 0: Fetch cycle to execute the next instruction



M

M

Control Rom for nor (4 and 5)

Same output as add except ALU<sub>op</sub> and Next State

Output: Control Signals

Next State

What about the transition from state 1?



M



Control Rom (use of 1111 state)





