## ACT: <u>Architectural Carbon</u> Modeling <u>Tools</u>

@ MICRO 2024 Tutorial



Leo Han Udit Gupta

## **ACT Tutorial: Today**



| Time          | Topic                                                         |
|---------------|---------------------------------------------------------------|
| 1:00 – 1:15pm | Welcome to the ACT tutorial!                                  |
| 1:15 – 1:30pm | Motivation: Understanding the source of computing's emissions |
| 1:30 – 2:15pm | Overview of ACT: An Architectural Carbon Modeling Tool        |
| 2:15 –2:45pm  | Hands-on ACT demo's                                           |
| 2:45 – 3:00pm | Extending ACT                                                 |
| 3:00 – 3:30pm | Coffee break                                                  |

Tackling computing's carbon footprint requires optimizing emissions across hardware life cycles (manufacturing and operational use) Tackling computing's carbon footprint requires optimizing emissions across hardware life cycles (manufacturing and operational use)

But (unlike performance, power, energy) there is a distinct lack of architectural tools and infrastructure to quantify carbon

**Challenge:** How do we design sustainable systems by considering the footprint across lifecycles

## This work: Architectural Carbon Modeling Tools (ACT)

**Challenge:** How do we design sustainable systems by considering the footprint across lifecycles

## This work: Architectural Carbon Modeling Tools (ACT)





Overview of ACT



Comparing ACT to other methodologies



Overview of ACT



Comparing ACT to other methodologies



Sustainability aware-design case studie



## Overview of ACT



Comparing ACT to other methodologies



Sustainability aware-design case studie

### Architectural Carbon Modeling Tools (ACT)

Arch. Carbon **Model**Carbon–aware HW
design metrics

### Architectural Carbon Modeling Tools (ACT)



### Architectural Carbon Modeling Tools (ACT)



| Model     | Hardware/software input |
|-----------|-------------------------|
| 1110 3101 |                         |

| Model | Hardware/software input |
|-------|-------------------------|
|       |                         |

$$Carbon = OP_{CF} + \frac{Runtime}{Lifetime} \frac{Emb_{CF}}{}$$

Performance/power/energy and lifetime of hardware

| Model                                                           | Hardware/software input                              |
|-----------------------------------------------------------------|------------------------------------------------------|
| $Carbon = OP_{CF} + \frac{Runtime}{Lifetime} \frac{Emb_{CF}}{}$ | Performance/power/energy and lifetime of hardware    |
| $OP_{CF} = CI_{use} \times Energy$                              | Energy efficiency and environment (carbon intensity) |

Model

| in odd:                       | Trai awai o/cortware input    |
|-------------------------------|-------------------------------|
|                               |                               |
| Runtime                       |                               |
| _ ·                           | Performance/power/energy and  |
| $Carhon = OP_{cr} + Emb_{cr}$ | i errormance/power/energy and |

$$Carbon = OP_{CF} + \frac{Runtime}{Lifetime} Emb_{CF}$$

Hardware/software input

$$OP_{CF} = CI_{use} \times Energy$$

$$Emb_{CF} = Packaging + \sum_{r}^{SoC,Memory,Storage} Emb$$

Overhead of hardware manufacturing

$$Emb_{soc} = Area \times \frac{\left(CI_{fab} \times Fab_{energy}\right) + Fab_{gasses} + Fab_{materials}}{Yield}$$



$$Emb_{SoC} = Area \times \frac{\left(CI_{fab} \times Fab_{energy}\right) + Fab_{gasses} + Fab_{materials}}{Yield}$$



$$Emb_{SoC} = Area \times \frac{\left(CI_{fab} \times Fab_{energy}\right) + Fab_{gasses} + Fab_{materials}}{Yield}$$



$$Emb_{SoC} = Area \times CPA$$

21

$$Emb_{SoC} = Area \times CPA$$



#### Data sources:

- [IMEC] DTCO including Sustainability: Power-Performance-Area-Cost-Environmental score (PPACE) Analysis for Logic Technologies. Bardon et. al (IEDM 2020)
- [TSMC] TSMC Sustainability Reports 2018-2020

$$Emb_{SoC} = Area \times CPA$$



#### Data sources:

- [IMEC] DTCO including Sustainability: Power-Performance-Area-Cost-Environmental score (PPACE) Analysis for Logic Technologies. Bardon et. al (IEDM 2020)
- [TSMC] TSMC Sustainability Reports 2018-2020

## **Embodied carbon of DRAM memory**

 $Emb_{DRAM} = DRAM_{capacity} \times CPS_{DRAM}$ 



## **Embodied carbon of DRAM memory**

 $Emb_{DRAM} = DRAM_{capacity} \times CPS_{DRAM}$ 



## **Embodied carbon of NAND Flash storage**

$$Emb_{SSD} = SSD_{capacity} \times CPS_{SSD}$$



## **Embodied carbon of HDD storage**

 $Emb_{DRAM} = DRAM_{capacity} \times CPS_{DRAM}$ 



### **HDD**

from Seagate's product environmental reports

## Additional details found in the paper...

### **ACT** parameters

| Parameter         | Description                   | Range                                          |
|-------------------|-------------------------------|------------------------------------------------|
| T                 | App. execution time           | From SW profiling                              |
| LT                | HW lifetime                   | 1-10 years                                     |
| N <sub>r</sub>    | Number of ICs                 | From HW design                                 |
| K <sub>r</sub>    | IC packaging footprint        | 0.15 kg CO <sub>2</sub>                        |
| A                 | IC Area                       | From HW design (cm <sup>2</sup> )              |
| p                 | Process node                  | 3-28 nm                                        |
| MPA               | Procure materials             | ~0.50kg CO <sub>2</sub> per cm <sup>2</sup>    |
| EPA               | Fab energy                    | 0.8-3.5 kWh per cm <sup>2</sup>                |
| CI <sub>use</sub> | HW CO <sub>2</sub> intensity  | 30-700 g CO <sub>2</sub> per kWh               |
| $CI_{fab}$        | Fab CO <sub>2</sub> intensity | 30-700 g CO <sub>2</sub> per kWh               |
| GPA               | GHG from fab                  | 0.1-0.5 kg CO <sub>2</sub> per cm <sup>2</sup> |
| Y                 | Fab yield                     | 0-1                                            |
| CPA               | CO <sub>2</sub> from fab      | 0.1-0.4 kg CO <sub>2</sub> per cm <sup>2</sup> |
| E <sub>DRAM</sub> | DRAM embodied CO <sub>2</sub> | 0-0.6 kg CO <sub>2</sub> per GB                |
| E <sub>SSD</sub>  | SSD embodied CO <sub>2</sub>  | 0-0.03 kg CO <sub>2</sub> per GB               |
| $E_{ m HDD}$      | HDD embodied CO <sub>2</sub>  | 0-0.12 kg CO <sub>2</sub> per GB               |



Overview of ACT



## **Comparing ACT to other methodologies**



Sustainability aware-design case studie

## **Current carbon accounting methodologies**

## Economic Input/Output (EIO)



Carbon is tied directly to economic cost which is susceptible to market effects.

## Life cycle analysis (LCA)



Current databases are out-of-date (45nm or older nodes).

LCA's take high \$\$ and time to conduct.

Comparing ACT with Apple's product environmental reports



Comparing ACT with Apple's product environmental reports



## More comparisons (ACT vs. LCA's) in the paper...





ACT vs. Dell R740 server LCA

ACT vs. Fairphone 3 mobile device LCA

## More comparisons (ACT vs. LCA's) in the paper...





| IC component                | ACT vs. Dell R740<br>server LCA | ACT vs. Fairphone 3<br>mobile device LCA |
|-----------------------------|---------------------------------|------------------------------------------|
| Compute (processors, SoC's) | Within 2.2x                     | Within 1.18x                             |
| Memory                      | Within 1.62x                    | Within 2.1x                              |
| Storage                     | Within 1.05-2.2x                | VVILIIII Z. IX                           |

#### **Takeaways**

(1) ACT provides first-order approximate of LCA's that use old technology nodes (45nm NAND, 32nm CPU) (2) ACT enables architects to study new technology nodes

## Setting the standard for data center sustainability





#### Understanding the life cycle impact of data center components

We cannot reduce what we do not measure. In 2022, we conducted Life Cycle Assessments (LCAs) on several data center hardware products and developed internal visualization tools to identify the highest carbon emitting components of each product.

At the data center fleet level, the Sustainability, Physical Modeling, and Meta AI Systems and Machine Learning teams have partnered on a large-scale project to develop and scale a dataset containing the best available embodied carbon estimates at the scale of the hundreds of millions of components in our data center hardware.

In 2022, the teams reached more than 90% coverage, meaning there is primary data, an LCA, or a modeled 2 value assigned to each asset. This dataset lays

carbon reductions by helping us use less or choose low-carbon options, engage suppliers, and drive value chain and system-level interventions in line with Meta's net zero strategy.



Overview of ACT



Comparing ACT to other methodologies



Sustainability aware-design case studies

## **Tenets of Environmental Design**



# **Tenets of Environmental Design**





















# **Tenets of Environmental Design**



and components.

































 $10^{1}$ 

Performance (frame / second)

 $10^{2}$ 

Area (mm<sup>2</sup>)

# **Tenets of Environmental Design**

and components.



Mobile SoC's
Geekbench characterization

Architectural
Carbon Model

Operational vs.
Embodied carbon





Mobile SoC's
Geekbench characterization

Architectural
Carbon Model

Operational vs.
Embodied carbon



Mobile SoC's
Geekbench characterization

Architectural
Carbon Model

Operational vs.
Embodied carbon



## **Tenets of Environmental Design**

Application
OS/Run-time

Systems

Compiler

Architecture

Circuits

Devices & Technology



### Leveraging Eco-Feedback for Carbon-Aware SLO's

Application

OS/Run-time

**Systems** 

Compiler

Architecture

Circuits

Devices & Technology



## Attributing carbon footprint of cloud usage

Benefits

Application OS/Run-time

Systems

Compiler

Architecture

Circuits

Devices & Technology



Measure, report, and reduce your cloud carbon emissions.

## Fairly attributing carbon

Application

OS/Run-time

Systems

Compiler

Architecture

Circuits

Devices & Technology

Carbon accounting in the Cloud: a methodology for allocating emissions across data center users

Ian Schneider, Taylor Mattia\*†

June 2024

### 1 Introduction

Google has undertaken considerable efforts to reduce electricity consumption and the associated greenhouse gas (GHG) emissions from its electricity use. By 2022, Google delivered approximately three times as much computing power with the same amount of electrical power as it did five years prior [1]. Google uses 5.5 times less overhead energy for every unit of information-technology (IT) equipment energy, compared to the industry average [1]. Even with these dramatic improvements in efficiency, Google consumed 22 TWh of electricity in 2022, with the majority of its electricity consumption coming from data center operations [1].

## Fairly attributing carbon

Application

OS/Run-time

**Systems** 

Compiler

Architecture

Circuits

Devices & Technology

Carbon accounting in the Cloud: a methodology for allocating emissions across data center users

Ian Schneider, Taylor Mattia\*

June 2024

### 1 Introduction

Google has undertaken considerable efforts to reduce electricity consumption and the associated greenhouse gas (GHG) emissions from its electricity use. By 2022, Google delivered approximately three times as much computing power with the same amount of electrical power as it did five years prior [1]. ¹ Google uses 5.5 times less overhead energy for every unit of information-technology (IT) equipment energy, compared to the industry average [1]. Even with these dramatic improvements in efficiency, Google consumed 22 TWh of electricity in 2022, with the majority of its electricity consumption coming from data center operations [1].



### Open research questions:

- How do we fairly attribute operational and embodied carbon to individual cloud services?
- How do we consider varying demand in data centers in attributing carbon responsibility?
- How do we scale attribution mechanisms to cloud-scale?

## Uncertainty is inherent in carbon accounting

### Cradle-to-gate Life Cycle Assessment of CMOS Logic Technologies

L. Bookes, M. Garcia Bardon, V. Schellekens, I-Y. Liu, B. Vanhouche, G. Mirabelli, F. Sebasi, L. Van Winckel, E. Gullagher, C. Rolin, L.-Å. Ragnursson imec, Kapeldreef 75, 3001 Leaven, Belgium

III. LIFE CYCLE INVENTORY

The 10x10 mm<sup>2</sup> die vield of 86% used in this study

assumed following the recommendation from SEMI S23 [14].

Abstract— While concerted efforts have been made to B. Functional unit definition promote greener IC manufacturing, achieving sustainable practices necessitates a comprehensive understanding of the is defined as the HVM of an industry average 10x10 mm<sup>2</sup> environmental impacts associated with semiconductor functional logic chip (representing a mobile system on chip) fabrication. This paper presents a life cycle analysis of logic technology nodes N28 to A14 based on bottom-up modeling 5 clean room. This functional unit is expressed as per wafer, of a high-volume IC fabrication plant. This holistic approach em<sup>2</sup>, or die, which considers the functional area (taking die provides granular results, enables sensitivity analysis, and yield and placement into account). highlights high-impact processes that could be improved to highlights high-impact processes and color of the processes and pathfinding reduce environmental footprints in existing and pathfinding C. Data classification and collection procedures

Digitalization enhances system efficiencies and consequently improves environmental sustainability and fall process flow data and fall models were developed by the data was collected from SSTS program partners and the innec reutilizes material flows [1]. Nevertheless, the semiconductor

SSTS program and its partners. The data in this study is from manufacturing industry, critical for enabling digitalization V1.5.67 of imec.netzero. The output flows of foreground through integrated circuit (IC) production, is inherently through integrated circuit (i.i.) processors, is interested processes are limited to gaseous circuites of the recovered interest our all names over our content of the cont

these impacts in scientific literature. The pioneering study in secondary sources and LCA databases [8-12]. [2] provides detailed primary data for CMOS logic chips from technology nodes N350 to N32. Subsequently, only a handful technology nodes (1530 to 1532 primary data [3]. Commercial LCA databases [4,5] assess technology nodes as low as N7 and N14, respectively, but lack assumed, which correlates to the line yield used in [5]. The same utilization, idle, and downtime for all Fab tools were process-level insight into environmental impacts. This paper presents a cradle-to-gate LCA of modern

This paper presents a cradk-to-gate LCA of modern CMOS logic chips through nine available and projected technology nodes, N28 to A14 (Table I). The analysis and technology nodes, N28 to A14 (Table I) and the analysis and the total electrical consumntion of the virtual fab facilities was

Various Process Nodes



Total Carbon Emissions for

### Uncertainty is inherent in carbon accounting

### Cradle-to-gate Life Cycle Assessment of CMOS Logic Technologies

L. Bookes, M. Garcia Bardon, V. Schellekens, I-Y. Liu, B. Vanhouche, G. Minshelli, F. Sebasi, L. Van Winckel, E. Gullagher, C. Rolin, L.-Å. Ragnursson imec, Kapeldreef 75, 3001 Leaven, Belgium

Abstract— While concerted efforts have been made to B. Functional unit definition promote greener IC manufacturing, achieving sustainable provides granular results, enables sensitivity analysis, and yield and placement into account). highlights high-impact processes that could be improved to highlights high-impact processes and sold pathfinding reduce environmental footprints in existing and pathfinding

C. Data classification and collection procedures

reutilizes material flows [1]. Nevertheless, the semiconductor manufacturing industry, critical for enabling digitalization V1.5.67 of innec.netzero. The output flows of foreground through integrated circuit (IC) production, is inherently resource-intensive and has many environmental consequences.

Life Cycle Assessment (LCA) has been used to quantify

hese impacts in scientific literature. The pioneering study in secondary sources and LCA databases [8-12]. [2] provides detailed primary data for CMOS logic chips from technology nodes N350 to N32. Subsequently, only a handful technology nodes (1530 to 1532 technology nodes as low as N7 and N14, respectively, but lack process-level insight into environmental impacts.

This paper presents a cradle-to-gate LCA of modern CMOS logic chips through nine available and projected technology nodes, N28 to A14 (Table I). The analysis and The total electrical or



The LCA model includes three data streams: equipment level data, process flow data, and fab models. Equipment level data was collected from SSTS program partners and the innec Digitalization enhances system efficiencies and data was collected from SSTS program partners and the innec consequently improves environmental sustainability and fab. Process flow data and fab models were developed by the SSTS program and its partners. The data in this study is from processes are limited to gaseous elementary flows that are not destroyed in the gas abatement system, characterized using [7]. Unstream material and energy flows were characterized using

assumed, which correlates to the line yield used in [5]. The same utilization, idle, and downtime for all Fab tools were assumed following the recommendation from SEMI S23 [14]. The SEMI S23 recommended energy conversion factors (ECFs) were assumed for the generation of fab utilities [14].





### The Dirty Secret of SSDs: Embodied Carbon

SWAMIT TANNU, University of Wisconsin, Madison, USA PRASHANT J. NAIR, University of British Columbia, Canada

Scalable Solid-State Drives (SSDs) have ushered in a transformative era in data storage and accessibility, spanning both data centers and portable devices. However, the strides made in scaling this technology can bear significant environmental consequences. On a global scale, a notable portion of semiconductor manufacturing relies on electricity derived from coal and natural gas sources. A striking example of this is the manufacturing process for a single Gigabote of Flash memory, which emits approximately 0.16 Ke of for a single cognoyer of raise memory, which emiss approximately  $\alpha$  to  $\Delta q$  et  $CO_2$  — a considerable fraction of the total carbon emissions attributed to the system. Remarkably, the manufacturing of storage devices alone contributed to an estimated 20 million metric tonnes of  $CO_2$  emissions in the year 2021.

In light of these environmental concerns, this paper delves into an analysis of the matainability trade-offs inherent in Salid-State Drives (SSDs) when or the standardousty trade-out insorrent in Souta-state Letting Systems over compared to traditional Hard Disk Drives (HDDs). Moreover, this study proposes methodologies to gauge the embodied carbon costs associated with storage systems effectively. The research encompasses four key strategies to enhance the sustainability of storage systems

Firstly, the namer offers insightful guidance for selecting the most suitable strange, are justed under the magnitum gonames for accreting the most manuscription for the paper advocates fee implementing techniques that extend the inference advocates fee implementing techniques that extend the inference SDD, threely mitigating premature replacements and their attendant environmental toll. Thirdly, the paper emphasizes the need for efficient recycling and reuse of high-density multi-level cell-based SSDs,

ner entrem recycung and rease or negariarmay manuseves can ourse soon, undersocraig the significance of minimizing electronic waste. Lastly, for handheld devices, the paper underscores the potential of har-nessing the elasticity offered by cloud storage solutions as a means to curtail the ecological repercussions of localized data storage. In summation, this study critically addresses the embodied carbon issues associated with SSDs comparing them with HDDs, and proposes a comprehensive framework of strategies to enhance the sustainability of storage systems.

CCS Concepts: • Social and professional topics → Sustainability: • Hardware → External storage: • Applied computing → Data centers;

Additional Key Words and Phrases: Embodied Carbon, Solid State Drives ACM Reference Format: Swamit Tantsu and Prashant I. Nair. 2023. The Dirty Secret of SSDs: Embodies  cern are the billions of hand-held devices, including smartphone tablets, and web services, that have become integral to modern life. This proliferation of devices has contributed significantly to computing and networking devices already accounting for approxi mately 2% of the total carbon emissions [Freitag et al. 2021; Gelenb and Caseau 2015]. Projections suggest that this percentage couldouble within the coming decade, underscoring the urgency of ad dressing these emissions. As digital data creation and consumption continue to surse worldwide, a comprehensive understanding of

commute to surge worsawise, a comprehensive unsersaming to the carbon emissions from personal devices, data centers, and net-working infrastructure—collectively known as the Information and Communication Technologies (ICT) sector—becomes paramount.
The majority of carbon emissions within the ICT sector stems from the utilization of "conventional" electricity sources [EPA 2022b], which play a pivotal role in both the manufacturing and operational phases of computing systems [Gupta et al. 2022]. The energy intensive tasks of running and cooling computing and networking hardware translate to substantial electricity consumption. When this electricity is sourced from carbon-intensive fuels such as coal, natu ral gas, and crude oil, the resulting emissions contribute significantly to global warming. Conversely, electricity generated from renewable considerably smaller Global Warming Potential (GWP). Nonetheless a prevailing challenge pensists: whether in the context of hand-held devices or server nodes, the manufacturing and operation of hard ware invariably demand substantial electricity, often originating



# Uncertainty is inherent in carbon accounting

### Cradle-to-gate Life Cycle Assessment of CMOS Logic Technologies

L. Bookes, M. Garcia Bardon, V. Schellekens, I-Y. Liu, B. Vanhouche, G. Minbelli, F. Sebasi, L. Van Winckel, E. Gullagher, C. Rolin, L.-Å. Ragnursson inec, Kapeldreef 75, 3001 Louven, Belgian

estruct- While concerted efforts have been made to promote greener IC manufacturing, achieving sustainable practices necessitates a comprehensive understanding of the is defined as the HVM of an industry average 10x10 mm<sup>3</sup> fabrication. This paper presents a life cycle analysis of logic on a standard 300 mm silicon wafer in an ISO 14644-1 Class chnology nodes N28 to A14 based on bottom-up modeling 5 clean room. This functional unit is expressed as per wafer, of a high-volume IC fabrication plant. This holistic approach provides granular results, enables sensitivity analysis, and yield and placement into account) ental footprints in existing and pathfinding

cutilizes material flows [1]. Nevertheless, the semiconductor nanufacturing industry, critical for enabling digitalization brough integrated circuit (IC) production, is inherently

Life Cycle Assessment (LCA) has been used to quantify 21 provides detailed primary data for CMOS logic chips from of studies have presented a bottom-up LCA model employing primary data [3]. Commercial LCA databases [4.5] assess chnology nodes as low as N7 and N14, respectively, but lack ocess-level insight into environmental impacts

This paper presents a cradle-to-gate LCA of modern CMOS logic chips through nine available and projected echnology nodes, N28 to A14 (Table I). The analysis and



Total Carbon Emissions for Various Process Nodes

### III. LIFE CYCLE INVENTORY Data classification and collection procedures

level data, process flow data, and fab models. Equipment level data was collected from SSTS program partners and the irnee SSTS program and its partners. The data in this study is from V1.5.67 of imec.netzero. The output flows of foreground ocesses are limited to gaseous elementary flows that are not destroyed in the eas abatement system, characterized using [7]. Unstream material and energy flows were characterized using

The 10x10 mm2 die vield of 86% used in this studfollowed the Murphy model [13]. A line yield of 90% was assumed, which correlates to the line yield used in [5]. The same utilization, idle, and downtime for all Fab tools were assumed following the recommendation from SEMI S23 [14] The SEMI S23 recommended energy conversion facts (ECFs) were assumed for the generation of fab utilities [14]

### The Dirty Secret of SSDs: Embodied Carbon

SWAMIT TANNU, University of Wisconsin, Madison, USA

PRASHANT J. NAIR, University of British Columbia, Canada Scalable Solid-State Drives (SSDs) have ushered in a transformative era devices. However, the strides made in scaling this technology can bear significant environmental consequences. On a global scale, a notable portion of semiconductor manufacturing relies on electricity derived from coal and atural gas sources. A striking example of this is the manufacturing proe a single Gigabete of Flash memory, which emits approximately 0.16 Ke of

of the matainability trade-offs inherent in Solid-State Drives (SSDs) when sance the sustainability of storage systems Firstly, the paper offers insightful guidance for selecting the most suitable

erage medium, be it SSDs or HDDs, considering the broader ecological

the ecological repercussions of localized data storage. In summation, this

Additional Key Words and Phrases Embodied Carbon, Solid State Driv

ovamit Tannu and Prashant I. Nair. 2023. The Dirty Secret of SSDs: Embodi

cern are the billions of hand-held devices, including smartphone ablets, and web services, that have become integral to modern life. This proliferation of devices has contributed significantly to computing and networking devices already accounting for approx and Caseau 2015]. Projections suggest that this percentage coul double within the coming decade, underscoring the urgency of adcontinue to surre worldwide, a comprehensive understanding of working infrastructure-collectively known as the Information and The majority of carbon emissions within the ICT sector stems from the utilization of "conventional" electricity sources [EPA 2022b] tional phases of computing systems [Gupta et al. 2022]. The energy considerably smaller Global Warming Potential (GWP). Nonetheless devices or server nodes, the manufacturing and operation of hard ware invariably demand substantial electricity, often originating



Technology Process Node

### **Open research questions:**

- What magnitude uncertainty exists across all IC components?
- What degree of uncertainty exists in embodied versus operational carbon?
- How do we consider uncertainty in carbon-aware hardware design to enable robust sustainable computing decisions?

\*Attend our group's talk "Understanding the Implications of Uncertainty in Embodied Carbon Models for Sustainable Computing" (Session 4)

### This work: ACT

Develop the model Case studies Design leaner footprint software and hardware. Reduce Environmental SW design & performance Arch, Carbon Model Operational CO<sub>2</sub> Embodied CO, CO2-aware HW CDP, CEP, etc. design metrics Recycle Reuse HW design & Repurpose systems already produce. CO<sub>2</sub>-aware HW optimization Recover discarded power systems and components.

### This work: ACT

Develop the model

Case studies



### More details in the paper!

- Modeling parameters and industry sources for data
- Carbon-aware metrics for early DSE (e.g., EDP, CDP, CEP)
- Detailed comparison against industry LCA's
- Reuse case study: impact of reconfigurable accelerators (FPGA's)
- Recycle case study: Enabling second life & SSD provisioning

### Thank you!

### Develop the model Case studies Design leaner footprint Reduce software and hardware. performance Arch. Carbon Model Operational CO, Embodied CO. CO,-aware HW design metrics CDP, CEP, etc. Recycle Reuse HW design 8 Recover discarded Repurpose systems CO, -aware power HW optimization systems and components. already produce.

### More details in the paper!

- Modeling parameters and industry sources for data
- Carbon-aware metrics for early DSE (e.g., EDP, CDP, CEP)
- Detailed comparison against industry LCA's
- Reuse case study: impact of reconfigurable accelerators (FPGA's)
- Recycle case study: Enabling second life & SSD provisioning

### This work: ACT





# **ACT Tutorial: Today**

| Time          | Topic                                                         |
|---------------|---------------------------------------------------------------|
| 1:00 – 1:15pm | Welcome to the ACT tutorial!                                  |
| 1:15 – 1:30pm | Motivation: Understanding the source of computing's emissions |
| 1:30 – 2:15pm | Overview of ACT: An Architectural Carbon Modeling Tool        |
| 2:15 –2:45pm  | Hands-on ACT demo's                                           |
| 2:45 – 3:00pm | Extending ACT                                                 |
| 3:00 – 3:30pm | Coffee break                                                  |

