## PIC16F8X

PIC16CXX devices contain an 8-bit ALU and working register. The ALU is a general purpose arithmetic unit. It performs arithmetic and Boolean functions between data in the working register and any register file.

The ALU is 8-bits wide and capable of addition, subtraction, shift and logical operations. Unless otherwise mentioned, arithmetic operations are two's complement in nature. In two-operand instructions, typically one operand is the working register (W register), and the other operand is a file register or an immediate constant. In single operand instructions, the operand is either the W register or a file register.

The W register is an 8-bit working register used for ALU operations. It is not an addressable register.

Depending on the instruction executed, the ALU may affect the values of the Carry (C), Digit Carry (DC), and Zero (Z) bits in the STATUS register. The C and DC bits operate as a borrow and digit borrow out bit, respectively, in subtraction. See the SUBLW and SUBWF instructions for examples.

A simplified block diagram for the PIC16F8X is shown in Figure 3-1, its corresponding pin description is shown in Table 3-1.

FIGURE 3-1: PIC16F8X BLOCK DIAGRAM



FIGURE 4-1: REGISTER FILE MAP - PIC16F83/CR83



FIGURE 4-2: REGISTER FILE MAP - PIC16F84/CR84



## PIC16F8X

TABLE 9-2 PIC16FXX INSTRUCTION SET

| Mnemonic,<br>Operands                  |      | Description                  | Cycles | 14-Bit Opcode |      |              | Status | Notes    |       |
|----------------------------------------|------|------------------------------|--------|---------------|------|--------------|--------|----------|-------|
|                                        |      |                              |        | MSb           |      |              | LSb    | Affected |       |
| BYTE-ORIENTED FILE REGISTER OPERATIONS |      |                              |        |               |      |              |        |          |       |
| ADDWF                                  | f, d | Add W and f                  | 1      | 00            | 0111 | dfff         | ffff   | C,DC,Z   | 1,2   |
| ANDWF                                  | f, d | AND W with f                 | 1      | 00            | 0101 | dfff         | ffff   | Z        | 1,2   |
| CLRF                                   | f    | Clear f                      | 1      | 00            | 0001 | <u>l</u> fff | ffff   | Z        | 24    |
| CLRW                                   | -    | Clear W                      | 1      | 00            | 0001 | 0xxx         | XXXX   | Z        |       |
| COMF                                   | f, d | Complement f                 | 1      | 00            | 1001 | dfff         | ffff   | Z        | 1,2   |
| DECF                                   | f, d | Decrement f                  | 1      | 00            | 0011 | dfff         | ffff   | Z        | 1,2   |
| DECFSZ                                 | f, d | Decrement f, Skip if 0       | 1(2)   | 00            | 1011 | dfff         | ffff   |          | 1,2,3 |
| INCF                                   | f, d | Increment f                  | 1      | 00            | 1010 | dfff         | ffff   | Z        | 1,2   |
| INCFSZ                                 | f, d | Increment f, Skip if 0       | 1(2)   | 00            | 1111 | dfff         | ffff   |          | 1,2,3 |
| IORWF                                  | f, d | Inclusive OR W with f        | 1      | 00            | 0100 | dfff         | ffff   | Z        | 1,2   |
| MOVF                                   | f, d | Move f                       | 1      | 00            | 1000 | dfff         | ffff   | Z        | 1,2   |
| MOVWF                                  | f    | Move W to f                  | 1      | 00            | 0000 | lfff         | ffff   |          | 4     |
| NOP                                    | -    | No Operation                 | 1      | 00            | 0000 | 0xx0         | 0000   |          |       |
| RLF                                    | f, d | Rotate Left f through Carry  | 1      | 00            | 1101 | dfff         | ffff   | С        | 1,2   |
| RRF                                    | f, d | Rotate Right f through Carry | 1      | 00            | 1100 | dfff         | ffff   | С        | 1,2   |
| SUBWF                                  | f, d | Subtract W from f            | 1      | 00            | 0010 | dfff         | ffff   | C,DC,Z   | 1,2   |
| SWAPF                                  | f, d | Swap nibbles in f            | 1      | 00            | 1110 | dfff         | ffff   |          | 1,2   |
| XORWF                                  | f, d | Exclusive OR W with f        | 1      | 00            | 0110 | dfff         | ffff   | Z        | 1,2   |
| BIT-ORIENTED FILE REGISTER OPERATIONS  |      |                              |        |               |      |              |        |          |       |
| BCF                                    | f, b | Bit Clear f                  | 1      | 01            | 00bb | bfff         | ffff   |          | 1,2   |
| BSF                                    | f, b | Bit Set f                    | 1      | 01            | 01bb | bfff         | ffff   |          | 1,2   |
| BTFSC                                  | f, b | Bit Test f, Skip if Clear    | 1 (2)  | 01            | 10bb | bfff         | ffff   |          | 3     |
| BTFSS                                  | f, b | Bit Test f, Skip if Set      | 1 (2)  | 01            | 11bb | bfff         | ffff   |          | 3     |
| LITERAL AND CONTROL OPERATIONS         |      |                              |        |               |      |              |        |          |       |
| ADDLW                                  | k    | Add literal and W            | 1      | 11            | 111x | kkkk         | kkkk   | C,DC,Z   |       |
| ANDLW                                  | k    | AND literal with W           | 1      | 11            | 1001 | kkkk         | kkkk   | Z        |       |
| CALL                                   | k    | Call subroutine              | 2      | 10            | 0kkk | kkkk         | kkkk   |          |       |
| CLRWDT                                 | -    | Clear Watchdog Timer         | 1      | 0.0           | 0000 | 0110         | 0100   | TO,PD    |       |
| GOTO                                   | k    | Go to address                | 2      | 10            | 1kkk | kkkk         | kkkk   |          |       |
| IORLW                                  | k    | Inclusive OR literal with W  | 1      | 11            | 1000 | kkkk         | kkkk   | Z        |       |
| MOVLW                                  | k    | Move literal to W            | 1      | 11            | 00xx | kkkk         | kkkk   |          |       |
| RETFIE                                 | -    | Return from interrupt        | 2      | 00            | 0000 | 0000         | 1001   |          |       |
| RETLW                                  | k    | Return with literal in W     | 2      | 11            | 01xx |              | kkkk   |          |       |
| RETURN                                 | -    | Return from Subroutine       | 2      | 00            | 0000 | 0000         | 1000   |          |       |
| SLEEP                                  | -    | Go into standby mode         | 1      | 00            | 0000 | 0110         | 0011   | TO,PD    |       |
| SUBLW                                  | k    | Subtract W from literal      | 1      | 11            | 110x | kkkk         |        | C,DC,Z   |       |
| XORLW                                  | k    | Exclusive OR literal with W  | 1      | 11            | 1010 | kkkk         | kkkk   | Z        |       |

Note 1: When an I/O register is modified as a function of itself (e.g., MOVF PORTB, 1), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'.

4: Die unterstrichenen Zeichen bei CLRF und MOVWF sind keine l (L) sondern 1 (eins)

<sup>2:</sup> If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared if assigned to the Timer0 Module.

**<sup>3:</sup>** If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP.