## PAM V2

## Monika Schäfer

This prototype included only the CPW for the PAM.

## 1 Simulation and Optimization

For simulations and optimizations, Ansys HFSS 2023 R2 (High-Frequency Structure Simulator) was used. The CPW model is shown in Figure 1.



Figure 1: HFSS model of CPW prototype

The signal line and ground planes at the top and bottom of the PCB are defined as copper, while the substrate is specified as Rogers RO4350. The surrounding medium is set to air, and the wave ports at both ends of the PCB are assigned an impedance of 50 ohms. To ensure proper grounding, the top and bottom copper planes are connected using copper cylinders.

To enhance the S-parameters of the CPW model in HFSS, several optimizations were performed for the trace width w and the gap width g. The optimization goals were set to  $S22 \le -20dB$  and  $S11 \le -20dB$ , each assigned an equal weight of 1. For the optimization process, the Genetic Algorithm (Random Search) and the Quasi Newton (Gradient) method were used, both of which yielded similar results. In addition, different initial values for w and g were tested, obtained from the built-in impedance calculator in Altium Designer. To address a small resonance observed around 16 GHz, the width of the top ground planes  $w_1$  was increased from 5 mm to 7.5 mm. Finally, the robustness of the optimized design was tested by slightly varying w and g to assess its sensitivity to manufacturing tolerances. The result of the optimization process can be seen in Figure 1. Its parameters, rounded to four digits, are shown in Table 1.

| parameter          | value [mm] |
|--------------------|------------|
| trace width w      | 0.5379     |
| gap width g        | 0.1143     |
| ground width $w_1$ | 7.5        |

Table 1: optimized dimensions for CPW prototype



Figure 2: Simulation results of CPW prototype with optimized dimensions. S11-parameter (blue), S21 (orange), S12-parameter (green), S22-parameter (red).

## 2 Prototype and Measurement

The prototype was designed in Altium Designer 24 and manufactured by JLCPCB. The measurement setup for this prototype is illustrated in Figure 3.





Figure 3: (a) measurement setup: CPW prototype connected to VNA (b) CPW prototype in enclosure with absorbers on the inside of the lid

Measurements were performed with the lid open. However, closing it made hardly any difference. Before measurements were made, the Vector Network Analyzer (VNA) was software calibrated. S21 and S12 were normalized, while S11 and S22 were already close to -20 dB. The results of the measurement are shown in Figure 4.



Figure 4: Measurement of CPW prototype. S11-parameter (upper-left field), S21 parameter (upper-right field), S12 parameter (lower-left field), S22 parameter (lower-right field).

Figure 5 compares the measurement results with the simulation of the CPW.



Figure 5: Comparison of CPW prototype measurement (blue) with the CPW simulation results (red).