



# Lab6 Intro Debugging Using Vivado Logic Analyzer

### Introduction

- ▶ Software and hardware interact with each other in an embedded system.
- ▶ The Vitis includes System Debugger as software debugging tool.
- ▶ The Vivado logic analyzer tool allows for hardware debugging by providing access to the internal signals, using number of cores, without necessarily bringing them out via the package pins using several types of cores.
- These cores may reside in the programmable logic (PL) portion of the device and can be configured with several modes that can monitor signals within the design.
- Vivado provides capabilities of marking any net at several stages of the design flow. In this lab you will be introduced to various debugging cores.



# ARM Cortex-A9 based Embedded System Design Debugging using Logic Analyzer Cores and Mark Debug





## The Custom IP – MATH\_IP





#### **Procedure**

- Open lab1 Vivado project and save as lab2
- Add the provided custom IP
- Add the VIO and ILA cores
- Synthesize the design and assign the S\_AXI nets for debugging
- Generate the bitstream
- Generate the application in the Vitis IDE
- ▶ Test and debug in design in hardware



## **Summary**

- In this lab, you added a custom core with extra ports so you can debug the design using the VIO core.
- You instantiated the ILA and the VIO cores into the design.
- You used Mark Debug feature of Vivado to debug the AXI transactions on the custom peripheral.
- You then opened the hardware session from Vivado, setup various cores, and verified the design and core functionality using Vitis and the logic analyzer.
- Finally, you carried out cross triggering between hardware and software.



# AMDA XILINX

# Thank You

#### **Disclaimer and Attribution**

The information contained herein is for informational purposes only and is subject to change without notice. While every precaution has been taken in the preparation of this document, it may contain technical inaccuracies, omissions and typographical errors, and AMD is under no obligation to update or otherwise correct this information. Advanced Micro Devices, Inc. makes no representations or warranties with respect to the accuracy or completeness of the contents of this document, and assumes no liability of any kind, including the implied warranties of noninfringement, merchantability or fitness for particular purposes, with respect to the operation or use of AMD hardware, software or other products described herein. No license, including implied or arising by estoppel, to any intellectual property rights is granted by this document. Terms and limitations applicable to the purchase or use of AMD's products are as set forth in a signed agreement between the parties or in AMD's Standard Terms and Conditions of Sale. GD-18

© Copyright 2022 Advanced Micro Devices, Inc. All rights reserved. Xilinx, the Xilinx logo, AMD, the AMD Arrow logo, Alveo, Artix, Kintex, Kria, Spartan, Versal, Vitis, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Advanced Micro Devices, Inc. Other product names used in this publication are for identification purposes only and may be trademarks of their respective companies.



## Introduction

- This lab guides you through the process of writing a software application that utilizes the private timer of the CPU.
- You will refer to the timer's API in Vitis to create and debug the software application.
- The application you will develop will monitor the dip switches settings and increment the count on LED.
- ▶ The application will exit when the center push button is pressed.



Lab5: Utilize system timer and perform software

debugging





#### **Procedure**

- Open the project in Vivado
- Create an Vitis Software Project
- Verify Operation in Hardware
- Launch Debugger



## **Summary**

- This lab led you through developing software that utilized the CPU's private timer.
- You studied the API documentation, used the appropriate function calls and achieved the desired functionality.
- You verified the functionality in hardware. Additionally, you used the Vitis debugger to view the content of variables and memory, and stepped through various part of the code.



# AMDA XILINX

# Thank You

#### **Disclaimer and Attribution**

The information contained herein is for informational purposes only and is subject to change without notice. While every precaution has been taken in the preparation of this document, it may contain technical inaccuracies, omissions and typographical errors, and AMD is under no obligation to update or otherwise correct this information. Advanced Micro Devices, Inc. makes no representations or warranties with respect to the accuracy or completeness of the contents of this document, and assumes no liability of any kind, including the implied warranties of noninfringement, merchantability or fitness for particular purposes, with respect to the operation or use of AMD hardware, software or other products described herein. No license, including implied or arising by estoppel, to any intellectual property rights is granted by this document. Terms and limitations applicable to the purchase or use of AMD's products are as set forth in a signed agreement between the parties or in AMD's Standard Terms and Conditions of Sale. GD-18

© Copyright 2022 Advanced Micro Devices, Inc. All rights reserved. Xilinx, the Xilinx logo, AMD, the AMD Arrow logo, Alveo, Artix, Kintex, Kria, Spartan, Versal, Vitis, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Advanced Micro Devices, Inc. Other product names used in this publication are for identification purposes only and may be trademarks of their respective companies.

