



# Lab7 Intro Direct Memory Access using CDMA

### Introduction

- In Zynq, multiple interconnections are available between the PS and PL sections with different performance levels for data transfer between the two subsystems.
- ▶ General Purpose (GP) Master and Slave AXI interconnect
  - Intended for peripherals that do not have high bandwidth requirements.
  - E.g., switches, leds, keyboard, mouse.
- ▶ 4x High Performance PS slave to PL master AXI interfaces
  - For peripherals that need higher bandwidth
  - E.g., Video and image processing applications.
- ▶ This lab guides you through the process of enabling a High Performance AXI slave port in the PS, adding an AXI central DMA (CDMA) controller, and performing Direct Memory Access (DMA) operations between various memories.



## ARM Cortex-A9 based Embedded System Design **Direct Memory Access using CDMA**



#### **Procedure**

- Open the project
- Configure the processor to enable S\_AXI\_HP0 interface
- Add CDMA and BRAM
- Create the wrapper and generate the bitstream
- Generate an application in the Vitis IDE
- Test the design using the board



## **Summary**

- This lab led you through adding a CDMA controller to the PS so that you can perform DMA transfers between various memories.
- You used the high-performance port so DMA could be done between the BRAM residing in the PL section and DDR3 connected to the PS.
- You verified the design functionality by creating an application and executing it from the DDR3 memory.



# AMDA XILINX

# Thank You

#### **Disclaimer and Attribution**

The information contained herein is for informational purposes only and is subject to change without notice. While every precaution has been taken in the preparation of this document, it may contain technical inaccuracies, omissions and typographical errors, and AMD is under no obligation to update or otherwise correct this information. Advanced Micro Devices, Inc. makes no representations or warranties with respect to the accuracy or completeness of the contents of this document, and assumes no liability of any kind, including the implied warranties of noninfringement, merchantability or fitness for particular purposes, with respect to the operation or use of AMD hardware, software or other products described herein. No license, including implied or arising by estoppel, to any intellectual property rights is granted by this document. Terms and limitations applicable to the purchase or use of AMD's products are as set forth in a signed agreement between the parties or in AMD's Standard Terms and Conditions of Sale. GD-18

© Copyright 2022 Advanced Micro Devices, Inc. All rights reserved. Xilinx, the Xilinx logo, AMD, the AMD Arrow logo, Alveo, Artix, Kintex, Kria, Spartan, Versal, Vitis, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Advanced Micro Devices, Inc. Other product names used in this publication are for identification purposes only and may be trademarks of their respective companies.

