# Modern Programming Model for Writing Kernels on GPUs

罗新浩

2025.5.30

#### Outline

- Fundamentals
- Motivation
- Prior work
- Tile-based programming model
  - TileLang(Compiler)
  - ThunderKittens(C++ embedded library, ICLR 2025)
- Discussion: Task-based programming model
  - Hidet(Compiler, ASPLOS 23)
  - Cypress(Compiler, PLDI 25)

#### **Fundamentals**

- GPU software hierarchy:
  - Thread.
  - Warp: consist of groups of 32 nearby threads.
  - Block: groups of warps which together execute on a core.



- Each thread -> per-thread register file
- All threads within a block -> shared memory
- All blocks -> global memory

#### Motivation

- Writing high-performance kernels on modern GPUs is very complex!
  - Thread binding: allocation of tasks across blocks, warps, and threads.
  - Memory layout: organization of data in global/shared/register memory.
  - Pipeline: overlap data movement with computation.
  - Hardware-centric optimization
    - Hopper: TMA, WGMMA
    - Blackwell: Tensor memory, tcgen05(no WGMMA)



FlashInfer: Attention kernel library

#### **Triton**

- Kernels are defined as decorated Python functions.
- Triton abstracts away all the issues related to thread blocks (memory coalescing, shared memory synchronization/conflicts).

```
def matmul(A, B, C, M, N, K, stride_am, stride_ak,
            stride bk, stride bn, stride cm, stride cn,
            **META):
   # extract metaparameters
   BLOCK_M, GROUP_M = META['BLOCK_M'], META['GROUP_M']
   BLOCK N = META['BLOCK N']
   BLOCK_K = META['BLOCK_K']
   # programs are grouped together to improve L2 hit rate
    _pid_m = tl.program_id(0)
    _pid_n = tl.program_id(1)
   pid_m = _pid_m // GROUP_M
   pid_n = (pid_n * GROUP_M) + (pid_m % GROUP_M)
   # rm (resp. rn) denotes a range of indices
   # for rows (resp. col) of C
    rm = pid_m * BLOCK_M + tl.arange(0, BLOCK_M)
   rn = pid_n * BLOCK_N + tl.arange(0, BLOCK_N)
   # rk denotes a range of indices for columns
   # (resp. rows) of A (resp. B)
    rk = tl.arange(0, BLOCK_K)
   # the memory addresses of elements in the first
block of
```

```
# A and B can be computed using numpy-
style broadcasting
   A = A + (rm[:, None] * stride_am + rk[None, :]
* stride_ak)
    B = B + (rk [:, None] * stride_bk + rn[None, :]
* stride_bn)
    # initialize and iteratively update accumulator
    acc = tl.zeros((BLOCK_M, BLOCK_N), dtype=tl.float32)
    for k in range(K, 0, -BLOCK K):
        a = tl.load(A)
       b = tl.load(B)
       # block level matrix multiplication
       acc += tl.dot(a, b)
       # increment pointers so that the next blocks of A
and B
        # are loaded during the next iteration
       A += BLOCK_K * stride_ak
        B += BLOCK_K * stride_bk
```

#### **Triton: Problems**

- Ease programming, yet it does not expose the GPU memory hierarchy.
  - Limit programmers' custom pipeline.
  - Lack inline assembly to perform vectorized datatype conversion.



# TileLang

- Three levels of abstraction:
  - Level 1: A user writes pure compute logic without concern for hardware details (Not implemented).
  - Level 2: A user is aware of GPU architecture such as shared memory, tiling, and thread blocks (comparable to Triton).
  - Level 3: A user takes full control of thread-level primitives and can write code that is almost as explicit as CUDA (Not fully inplemented).



|                | Flexibility | Simplicity | Performance | Frontend |
|----------------|-------------|------------|-------------|----------|
| Triton         | low         | high       | low         | Python   |
| TileLang       | medium      | medium     | high        | Python   |
| ThunderKittens | high        | low        | high        | C++      |

# Tile-based Programming Model

- 1. Kernel context initialization.
  - Include thread block index and the number of threads.
- 2. Explicit memory allocation.
  - TileLang exposes user-facing primitives that map directly to physical memory spaces.
- 3. Main loop with automatic pipeline.
  - T.pipelined(..., num\_stages=xx)
  - PipeThreader(OSDI 25)

```
import tilelang.language as T
def Matmul(A: T.Buffer, B: T.Buffer, C: T.Buffer):
                       Kernel Context Initialization
    with T.Kernel
        ceildiv(N, block N), ceildiv(M, block M), threads=128
                              Buffer Allocation
        A shared = T.alloc shared((block M, block K))
                                                                       Shared
        B shared = T.alloc shared((block K, block N))
                                                                       Memory
          local = T.alloc_fragment((block M, block N), accum dtype)
        T.clear(C local)
                                         Initialize Accumulate Buffer with Zero
                     Main Loop with Pipeline Annotation
        for k in T.Pipelined(ceildiv(K, block K), num stages=3):
                    Copy Data from Global to Shared Memory
            T.copy (A[by * block M, k * block K], A shared)
            T.copy(B[k * block_K, bx * block_N], B_shared)
                                     GEMM
            T.gemm (A shared, B shared, C local)
                        Write Back to Global Memory
        T.copy(C local, C[by * block_M, bx * block_N])
```

## **Dataflow Centric Tile Operators**

- These operators abstract low-level hardware memory access and computation
- Developers only focus on high-level algorithm design from dataflow perspective.

| Dataflow Centric Tile Operators |                                                                                                                             |  |  |
|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--|--|
| T.copy                          | A specialized memory copy operator that abstracts parallel data movement among registers, shared memory, and global memory. |  |  |
| T.gemm                          | Automatically selects implementations (cute/cuda/hip) for high-performance matrix multiplication on different GPUs.         |  |  |
| T. reduce                       | A flexible reduction operator (e.g., sum, min, max) exploiting warp- and block-level parallelism.                           |  |  |
| T.atomic                        | Provides atomic operations (e.g., add, min, max) to ensure thread-safe updates in shared or global memory.                  |  |  |

# **Scheduling Primitives**

- Dataflow form the foundation of kernel.
- Scheduling primitives enable developers to precisely tune performance.

```
with T.Kernel(threads=32):
          (a) Block Auto Copy

A_shared = T.alloc_shared((8, 32))
T.copy(A, A shared)
```

```
(b) Buffer Store with Primitive Parallel

for i, k in T.Parallel(8, 32):

A_shared[i, k] = A[by * BM + i, ko * BK + k]
```

| Scheduling Primitives |                                                                                                                                                  |  |  |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| T.Parallel            | Automates parallelization of loop iterations, mapping them to hardware threads, can also enable vectorization for additional performance gains.  |  |  |
| T.Pipelined           | Enables loop-level pipelining to overlap data transfers with computation and supports hardware-specific instructions such as async copy and TMA. |  |  |
| T.annotate_layout     | Allows the definition of custom memory layouts to minimize bank conflicts and optimize thread binding.                                           |  |  |
| T.use_swizzle         | Improves L2 cache locality via swizzle thread blocks.                                                                                            |  |  |

### Memory Layout Composition

- Describe how data is organized and mapped in memory.
- Solution: IterVar+ForwardIndex

```
A_shared = T.alloc_shared((128, 32))
 class Layout {
                                         for i, k in T.Parallel(128, 32):
   Array<IterVar> iter vars;
                                           A shared[i, k] = A[i, k]
                                                                          Bind i with Range (0, 128)
   Array<PrimExpr> forward_index;
                                                                          Bind j with Range (0,32)
                                          lambda i, j \Rightarrow i * 32 +
(a) Layout Function Definition
                                                             Inference bound (4096,)
      iter vars: i, j
                                         A shared = T.alloc_shared((4096,))
      forward index: i * 32 + j
                                         for i, k in T.Parallel(128, 32):
                                           A shared[i * 32 + k] = A[i, k]
```

(b) Layout function for buffer flatten

# Thread Binding

- Determine how to map these layouts onto threads and how to infer register layout among individual threads.
- Solution: hierarchical priority system for tile operator layouts, where higher priority indicate stricter layout requirements and impact.



## High-Performance Hardware Instructions

- Modern hardware often support multiple instructions for the same computational operation.
- Solution: C++ source injection, T.ptx primitive that allows direct emission of inline PTX instructions, Tile Libraries(cute).

```
template <typename In. typename Out>
                                                   _device__ void DP4A(
                                                    In *a, In *b,
   def dp4a example(
                                                    Out *c) {
     A: T.Tensor((4,), dtype="int8"),
     B: T.Tensor((4,), dtype="int8"),
     C: T.Tensor((1,), dtype="int32");
5 ):
                                                   _global__ void dp4a_example(
     with T.Kernel(num_threads=1):
                                                    int8 t *a, int8 t *b,
       T.import_source(dp4a_template)
                                                    int32 t *c) {
       T.call_extern("DP4A", A, B, C)
                                                    DP4A(a, b, c);
                      (a) Utilize Instruction via C Source injection
```

#### **ThunderKittens**

#### PyTorch attention:

```
# imports
import torch
import torch.nn.functional as F
# compute Q@K.T
att = torch.matmul(
    q, k.transpose(2, 3))
# compute softmax
att = F.softmax(
    att, dim=-1,
    dtype=torch.float32)
# convert back to bf16
att = att.to(q.dtype)
# mma att@V
attn_output = torch.matmul(att, v)
```

#### THUNDERKITTENS attention:

```
// imports
using namespace kittens;
rt_bf <16, 64> k_reg, v_reg;
// load k from shared memory to register
load(k_reg, k_smem[subtile]);
// compute Q@K.T
zero(att):
mma_ABt(att, q_reg, k_reg, att);
// compute softmax
sub_row(att, att, max_vec);
exp(att, att);
div_row(att, att, norm_vec);
// convert to bf16 for mma_AB
copy(att_mma, att);
// load v from shared memory to register
load(v_reg, v_smem[subtile]);
auto &v_reg_col = swap_layout_inplace(v_reg);
// mma att@V onto o_reg
mma_AB(o_reg, att_mma, v_reg_col, o_reg);
```

## Programming Abstractions

- The operations are executed by a warp or warpgroup (4 warps) that collaboratively operate on a tile data.
- Register tiles, which are templated by type, shape, and layout.
- Shared tiles, which are templated by type and shape.

```
rt_bf<16, 64> k_reg, v_reg;
// load k from shared memory to register
load(k_reg, k_smem[subtile]);
```

• Global layout descriptors: HBM loads and stores are indexed into 4D tensors (similar to {batch, head, seqlen, and embed} in PyTorch).

# LCSF: Generalized Asynchronous Template

• General pattern of a kernel is to load tiles from HBM to SRAM, perform computation in fast memory, store the result for the tile back to HBM.

- 1. Load function: Specify the data that load workers should load from HBM to shared memory, and when to signal to compute workers.
- 2. Compute function: Specify the kernel that compute workers should execute, using the tile data and operation primitives.
- 3. Store function: Specify what data needs to be stored to HBM.
- 4. Finish function: Workers store the final result and exit.

# LCSF: Generalized Asynchronous Template

```
struct TestOp {
    static constexpr int opcode = 1;
    struct controller {
        static __device__ int init_semaphores(const globals &g, state &s) {
            return 0;
        }
        static __device__ int release_lid(const globals &g, typename {{PROJECT_NAME_LOWER return query;
        }
    };
    struct loader {
        static __device__ void run(const globals &g, state &s) {
            if(laneid() == 0) { printf("Hello, world from {{PROJECT_NAME_LOWER}}!\n"); }
    }
};
struct launcher {
        static __device__ void run(const globals &g, state &s) {
```

- Programming remains complex.
- Not much different from Cute/Cutlass.

#### Performance

#### Flash Attention performance on H100



- Comparable to FA3/CuBLAS.
- Better than Triton/PyTorch.

#### Performance



- Comparable to FA3 in FWD, better than FA3 in BWD.
- Comparable to CuBLAS.

# Discussion: Task-based programming model

```
TaskMapping(
     TaskMapping(
                                             33
                                                    instance="gemm_warpgroup",
       instance="gemm_host",
                                             34
                                                    variant="gemm_inner",
       variant="gemm_host".
                                             35
                                                     proc=WARPGROUP,
       proc=HOST.
                                                    mems=[NONE, SHARED, SHARED],
       mems=[GLOBAL, GLOBAL, GLOBAL
                                             37
                                                    tunables={"PIECES": 4,
       tunables={"U": 256,
                 "V": 256}.
                                             38
                                                               "PROC": WARP}
       entrypoint=True.
                                             39
                                                     calls=["gemm_warp"]
       calls=["gemm_block"] > (3)
                                             40
                                                  ),
                                             41
                                                  TaskMapping(
12
     TaskMapping(
                                                    instance="gemm_warp",
                                             42
       instance="gemm_block",
13
                                                    variant="gemm_inner",
                                             43
       variant="gemm_block",
14
                                             44
                                                     proc=WARP.
15
       proc=BLOCK,
                                                    mems=[NONE, SHARED, SHARED],
       mems=[GLOBAL, GLOBAL, GLOBAL],
                                             45
       tunables={"W": 64},
                                                    tunables={"PIECES": 32,
                                             46
18
       calls=["clear_tile",
                                             47
                                                                "PROC": THREAD}
19
              "gemm_tile",
                                             48
                                                    calls=["gemm_thread"]
20
              "copy_tile"],
                                             49
                                                  ),
21
       warpspecialize=True,
                                                  TaskMapping(
22
       pipeline=3
                                                    instance="gemm_thread",
                                             51
23
                                                    variant="gemm_thread",
                                             52
24
     TaskMapping(
25
       instance="gemm_tile",
                                             53
                                                     proc=THREAD,
       variant="gemm_tile",
                                                     mems=[REGISTER, SHARED, SHARED],
       proc=BLOCK.
                                             55
       mems=[NONE, SHARED, SHARED],
                                                  # Mappings for `fill` and
                                             56
       tunables={"WGS": 2},
                                                  # `copy` task trees elided.
                                             57
       calls=["gemm_warpgroup"]
                                             58 7
31
```

- It's been published, but hasn't been widely used.
- Orthogonal to the tile-based programming model?