# LED Light Injection System Technical Note

# Balint Bogdan<sup>\*</sup>, Sam Jenkins

# September 12, 2025

# 4 Contents

| 5  | 0 | 0 Version history                        |    |  |  |  |  |  |  |  |
|----|---|------------------------------------------|----|--|--|--|--|--|--|--|
| 6  | 1 | Introduction                             | 3  |  |  |  |  |  |  |  |
| 7  | 2 | Light Injection System Requirements      | 3  |  |  |  |  |  |  |  |
| 8  | 3 | Pulser Board                             | 3  |  |  |  |  |  |  |  |
| 9  |   | 3.1 Pulser Board Overview                | 3  |  |  |  |  |  |  |  |
| 10 |   | 3.2 Physical dimensions and construction | 3  |  |  |  |  |  |  |  |
| 11 |   | 3.3 LED                                  | 4  |  |  |  |  |  |  |  |
| 12 |   | 3.3.1 Overview                           | 4  |  |  |  |  |  |  |  |
| 13 |   | 3.3.2 Switching Circuit                  | 6  |  |  |  |  |  |  |  |
| 14 |   | 3.3.3 Switch Selection                   | 7  |  |  |  |  |  |  |  |
| 15 |   | 3.3.4 Testing                            | 7  |  |  |  |  |  |  |  |
| 16 |   | 3.4 LVDS to TTL Converter                | 10 |  |  |  |  |  |  |  |
| 17 |   | 3.5 Power supplies                       | 11 |  |  |  |  |  |  |  |
| 18 |   | 3.6 Connector                            | 13 |  |  |  |  |  |  |  |
| 19 |   | 3.7 Fibre Coupler                        | 14 |  |  |  |  |  |  |  |
| 20 |   | 3.8 Production                           | 15 |  |  |  |  |  |  |  |
| 21 |   | 3.9 Changes expected from V0.9 to V1,0   | 15 |  |  |  |  |  |  |  |
| 22 |   | 3.9.1 LED and switching circuit          | 15 |  |  |  |  |  |  |  |
| 23 |   | 3.9.2 LVDS-to-TTL converter              | 16 |  |  |  |  |  |  |  |
| 24 |   | 3.9.3 Power supplies                     | 16 |  |  |  |  |  |  |  |
| 25 |   | 3.9.4 Connector                          | 16 |  |  |  |  |  |  |  |
| 26 |   | 3.9.5 Fibre coupler                      | 16 |  |  |  |  |  |  |  |
|    |   |                                          |    |  |  |  |  |  |  |  |
| 27 | 4 | Server Rack and Cooling                  | 16 |  |  |  |  |  |  |  |
| 28 | 5 | LED Monitoring                           |    |  |  |  |  |  |  |  |
| 29 | 6 | Control System for LEDs                  |    |  |  |  |  |  |  |  |
| 30 | 7 | Crate Electronics 18                     |    |  |  |  |  |  |  |  |
| 31 |   | 7.1 Overview                             | 18 |  |  |  |  |  |  |  |
| 32 |   | 7.2 Blade                                | 18 |  |  |  |  |  |  |  |
| 33 |   | 7.3 Backplane                            | 18 |  |  |  |  |  |  |  |
| 34 |   | 7.4 Eurocard                             | 19 |  |  |  |  |  |  |  |
|    |   |                                          |    |  |  |  |  |  |  |  |

<sup>\*</sup>bbogdan@liverpool.ac.uk

# O Version history

- v0.99 First release by Balint circulated to Liverpool group for internal review
- v1 [Sam]: Ported over to github for continued development, as we hit compilation time on overleaf. Initial pass through to fix wording and rewrite some sections. Also integrating Warwick TN on OD diffuser

### 40 1 Introduction

Hyper-Kamiokande is a large scale Neutrino detector with 2 main sections, and inner (ID) and an outer detector (OD). The outer detector will have 122 injection points, each of them with a diffuser, which are illuminating a set of Photo Multiplier Tubes (PMTs) that are covered by a wavelength shifting plate, which has a response time of 10 ns. This means that the Light Injection System will have to be as precise as possible to make sure we can reduce the systematics of the Outer Detector (OD) by calibrating it accurately.

# <sup>47</sup> 2 Light Injection System Requirements

For this system to be successful at calibrating the OD it must follow some rigid requirements. There will be 122 injection points, each of them must be illuminated by a single LED, so we 49 must have 122 LEDs, and having several unused LEDs for quick changing in case an LED board stops working. There will be 5 length of fibre, 50 m, 80 m, 106 m, 124 m and 168 m. 51 The light output after these fibres should be as uniform as possible, which is a challange, 52 as different fibre length will have different dispersion, which will affect the pulse width, and 53 attenuation, which will affect the light output. Pulse width should ideally be between 1-10 ns and the photon count from 1-15 million photons, but higher limits are preferable. The lower limits are not possible to achieve, as the fibre dispersion will create a minimum pulse width, 56 which is 4.5 ns at 180 metres, and if we try to achieve large light output it will compromise 57 our lower light output, so we can only achieve around 100,000 photons per pulse at minium. 58 While these compromises are not ideal, the fibre selection limits our capabilities on hitting 59 the required theoretical targets.

## 61 3 Pulser Board

70

#### 3.1 Pulser Board Overview

The pulser board was designed to be a more efficient and compact version from the Super-Kamiokande UK Light Injection system, improving on efficiency, functionality, and light output. The pulser board, which may look complicated initially, is a rather simple board, designed for low cost production. In this technical note I will explain each circuit, component selection and design decisions. This is the version 0.9, which means it is almost the final version. V1.0 will be ready by September and will have only minor changes and adjustments compared to V0.9, mostly centered on removing the prototyping circuit and refinement.

#### 3.2 Physical dimensions and construction

The dimensions of the Printed Circuit Board (PCB) were selected to be as compact as practicable, while still providing sufficient area for the secure mounting of a fibre coupler and for 72 the components. The final board size is  $50 \text{ mm} \times 30 \text{ mm}$ . This configuration permits elec-73 trically noisy component, such as switching power supplies and the Low Voltage Differential 74 Signal to Transistor Transistor Logic (LVDS-to-TTL) converter to be positioned at a max-75 imum distance from the switching circuitry, thereby minimising potential electromagnetic interference. Although it is technically feasible to further reduce the board size, preliminary design studies and practical build indicated no substantial benefit in doing so. The board density cannot be significantly increased inside the crate due to Field Programmable Grid 79 Array (FPGA) LVDS count and Eurocard dimension, and cost analyses revealed negligible 80 differences associated with a smaller PCB footprint. Furthermore, the chosen dimensions provide an adequate area for the fibre coupler and the necessary mounting holes to affix the pulser board onto the Eurocard, thereby ensuring reliable optical alignment and mechanical stability. The PCB is fabricated as a four-layer FR4 [1] board with a thickness of 0.8 mm, in accordance with the standard construction offered by PCB Train/Newbury Electronics (these are trading names of the same manufacturer), see Figure 1. Refer to Figure 2 for the 3D model of the pulser board. The Top Layer and Inner Top Layer are shown in Figure 3, and the Inner Bottom Layer and Bottom Layer are likewise illustrated in Figure 4. A combined view of all PCB layers is provided in Figure 5.



Figure 1: PCB Train's 4 Layer 0.8mm Layer Stack





Figure 2: Pulser Board's 3D view Top and Bottom

#### 3.3 LED

#### $_{\scriptscriptstyle 1}$ 3.3.1 Overview

The LEDs are the most crucial component in the system because the electronics can be as perfect as possible, but the LEDs will output the light at the end. LEDs are usually not rated for such high-speed applications, which means we have to test and validate different LEDs ourselves, as there is no datasheet that can help us. The specification required were 1-10 ns clean single pulse, sub 400 nm wavelength, small surface mount package, narrow output beam so it can be coupled to a fibre with reduced losses and a good range of photon output. We have bought several LEDs, from Kingbright and LC-LED, and tested their performance.





Figure 3: Pulser Board Top and Inner Top Layer





Figure 4: Pulser Board Inner Bottom and Bottom Layer



Figure 5: Pulser Board Layer Overview

#### 99 3.3.2 Switching Circuit

The redesign process provided a valuable opportunity to evaluate a revised layout and new components for the switching circuit. Several enhancements have since been implemented in the revised switching circuit. Most importantly, the switching side of the layout has been rerouted. In contrast to the previous configuration, where current would flow through the limiting resistor regardless of the LED state, the updated design only allows current flow when the LED is active (refer to Figure 6). This modification reduces both thermal dissipation and the overall power consumption of the system. To modulate light intensity, a variable power supply is now employed to adjust the voltage supplied to the LED. This method has proven highly effective. Tests were conducted at various voltage levels using the full 181 m length of optical fibre—the maximum expected in deployment—and the resulting photon output ranged from approximately 100,000 to 20,000,000 photons per pulse. Refined testing results will be shown here shortly. Further discussion regarding the implementation and performance of the variable voltage supply is provided in the power supply section.



Figure 6: Switching Circuit Layout with LMG1020 and over current IC, R4 is 6.8 nH inductor and R5 is 3R3 resistor

#### 3.3.3 Switch Selection

The previous iteration of the pulser board utilised a BFR92 [2] high-speed RF NPN switching 114 transistor which was directly driven by a LVDS-to-TTL converter. In the redesign phase, 115 alternative circuit topologies were explored—particularly those suitable for generating 1 ns 116 and sub-nanosecond pulses. This investigation led to the adoption of gate driver circuits. 117 Gate drivers are advantageous not only because they can power switches with challenging drive requirements, but also because sub-nanosecond electrical pulses can be achieved by 119 modulating the enable pin with slight timing offsets. The fastest commercially available gate 120 driver identified was the Texas Instruments LMG1020 [3]. This device supports pulse widths 121 down to 1.ns, with typical rise and fall times of 400 ps. Additionally, it features an enable pin 122 that allows for precise nanosecond pulse shaping, refer to page 12 and 13 at the LMG1020 123 documentation. The LMG1020 is compatible with both Gallium Nitrite Field Effect Tran-124 sistor (GaN) and Metal Oxide Semiconductor Field Effect Transistor (MOSFET) switches, thereby broadening the scope for future component integration and experimentation. It is 126 widely available and priced at £1.97 per unit in the quantities we will require for full pro-127 duction. For the switching element, enhancement-mode GaN transistors manufactured by 128 EPC were selected due to their superior switching characteristics. This recommendation 129 originated from Nick Braam, an engineer at the University of Victoria, who contributed to the pulser board design for the mPMT system. Two EPC devices were shortlisted: the 131 EPC2012 [4] and EPC8004 [5]. The EPC2012 offers a simpler footprint, which could re-132 duce manufacturing defects; however, the EPC8004 features lower parasitic capacitance, see 133 Figure 7 for the EPC2012 values and Figure 8 for EPC8004 values, leading to better high-134 speed performance. To evaluate optical output performance, a 40 m length of FP400URT 135 [6] optical fibre, a Mouser-sourced 385 nm LED (ATS2012UV385 [7]), and a Hamamatsu 136 H10721-210 [8] photomultiplier tube were used. The EPC-based configurations exhibited 137 nearly identical pulse shapes, whereas the BFR92-based circuit's pulse shape was less sharp 138 at identical pulse widths 9. Consequently, the EPC8004 10 was chosen for implementa-139 tion. Optimal performance of the EPC GaN switches required careful layout considerations. 140 A layout was developed in accordance with EPC's design guidelines [9], targeting minimal 141 parasitic inductance and capacitance. The design employs two layers placed directly above one another, utilising large copper planes and multiple vias to ensure uniform current dis-143 tribution. The PCB will be fabricated and assembled by PCB Train, using their 0.8 mm 144 thick, four-layer stack-up, which offers minimal inter-layer separation for optimal electrical 145 performance (Figure 1). This same layout strategy was applied to the BFR92 circuit to 146 provide a fair performance comparison. A significant challenge at low pulse widths is the 147 presence of a trailing edge or "tail" in the LED output. This effect arises due to charge 148 accumulation and the intrinsic capacitance of the LED, resulting in extended decay times and pulse broadening (see Figure 11). To mitigate this, a parallel modified snubber circuit 150 was implemented, consisting of a 6.8 nH inductor and a 3.3  $\Omega$  current-limiting resistor. Upon 151 LED turn-off, the inductor generates an electromotive force (EMF) that actively extracts 152 residual charge from the LED, accelerating its shutdown. The effectiveness of this approach 153 is illustrated in Figure 12. Additionally, two 0508 reverse-topology 100 nF capacitors have been incorporated. Their role is to act as local energy reservoirs, providing rapid current 155 delivery to the LED during pulse operation, surpassing the response time of the main power 156 supply. 157

#### 3.3.4 Testing

158

For testing purposes, the previous-generation United Kingdom Light Injection (UKLI) motherboard and associated software were utilised in conjunction with a prototype of the next-

| eGaN° FET D      | ATASHEET                                            |                                  |     |     |     | EPC201 |
|------------------|-----------------------------------------------------|----------------------------------|-----|-----|-----|--------|
| Dynamic Char     | PARAMETER  acteristics (T,= 25°C unless otherwise s | TEST CONDITIONS                  | MIN | ТҮР | MAX | UNIT   |
| C <sub>iss</sub> | Input Capacitance                                   | luccij                           |     | 128 | 145 |        |
| Coss             | Output Capacitance                                  | $V_{DS} = 100  V, V_{GS} = 0  V$ |     | 73  | 95  | pF     |
| C <sub>RSS</sub> | Reverse Transfer Capacitance                        |                                  |     | 3.3 | 4.4 | 1      |

Figure 7: EPC2012 Capacitance Values IC

| eGaN® FE                                                                         | ET DATASHEET                 |                                               |     |     | E   | PC800 |
|----------------------------------------------------------------------------------|------------------------------|-----------------------------------------------|-----|-----|-----|-------|
| <b>Dynamic Characteristics</b> * (T <sub>j</sub> = 25°C unless otherwise stated) |                              |                                               |     |     |     |       |
|                                                                                  | PARAMETER                    | TEST CONDITIONS                               | MIN | TYP | MAX | UNIT  |
| C <sub>ISS</sub>                                                                 | Input Capacitance            |                                               |     | 45  | 52  |       |
| C <sub>oss</sub>                                                                 | Output Capacitance           | $V_{GS} = 0 \text{ V}, V_{DS} = 20 \text{ V}$ |     | 23  | 34  | pF    |
| C <sub>RSS</sub>                                                                 | Reverse Transfer Capacitance |                                               |     | 0.8 | 1.3 | ]     |

Figure 8: EPC8004 Capacitance Values IC



Figure 9: BFR92 Pulse Shape



Figure 10: EPC8004 Pulse Shape



Figure 11: Pulsing Circuit With No Inductor and Resistor



Figure 12: Pulsing Circuit With Inductor and Resistor

generation pulser board. This prototype consisted of four distinct circuit variants: one employing the EPC8004 switch, another utilising the EPC2012 switch, a third using the same high-speed transistor, BFR92, as implemented in the legacy system, and a fourth variant incorporating an EPC2012 gate in a through-hole package instead of the standard 0805 surface-mount footprint. We also done further evaluation using our latest pulser board prototype once we had them on hand. Following comparative performance evaluations, the configuration using the EPC8004 switch was selected for continued use. While both the EPC8004 and EPC2012 switches exhibited similar electrical characteristics, the EPC8004 offered superior performance due to its lower parasitic capacitance, without any additional cost. The OCS assembly was housed within a dark box during testing, and a 3D-printed fibre coupler was employed to facilitate light delivery. The initial focus of the evaluation was on the shape of the generated optical pulse. During component selection, it was observed that the LED previously sourced from Mouser (ATS2012UV385 by Kingbright) provided acceptable performance in terms of electrical characteristics, but the optical output was suboptimal. Additionally, this LED was found to be out of stock and obsolete at the time after testing, precluding further procurement. Subsequently, four ultraviolet LEDs from LC LED were assessed—two emitting at 365, nm and two at 395 nm—each in both 0805 and 0603 surface-mount packages. Results demonstrated that the 0805 package LEDs provided significantly better optical coupling efficiency with the FP400URT optical fibre. Furthermore, the 365 nm variant exhibited superior optical power output relative to the 395 nm counterparts. Based on these findings, the LC LED UT-67UV365P [10] 365 nm LED was selected as the most suitable LED for this application.

#### 3.4 LVDS to TTL Converter

161

162

163

164

165

166

167

168

170

171

172

173

176

177

178

179

181

182

184

185

The DS90C402 [11] from Texas Instruments was selected as the LVDS-to-TTL conversion solution. This device is a dual-channel converter, chosen primarily for its fast switching characteristics—offering both rise and fall times of approximately 500 ps. It operates at 5 V and provides 5 V TTL output levels, which aligns well with the requirements of the

downstream switching circuitry. The inclusion of two channels is particularly advantageous, as it enables the generation of sub-nanosecond differential pulses by precisely offsetting the channels, as described in Switch Selection. Among commercially available devices with these specifications, the DS90C402 is the fastest and is readily available through multiple distributors.

The associated circuit was implemented in accordance with the manufacturer's recommendations provided in the datasheet. Decoupling capacitor was placed in close proximity to the power supply pin to minimise voltage ripple. Output traces were routed using polygon fills to reduce impedance and enhance signal integrity, and a continuous ground plane was placed beneath the signal layers to improve shielding and minimise electromagnetic interference.



Figure 13: LVDS-TTL Converter Schematic

## 3.5 Power supplies

Each pulser board is required to incorporate a variable voltage power supply dedicated to driving the LED, with an adjustable output range from 3 V to 12 V. This supply is used exclusively to modulate the LED's light output by varying the forward voltage, and consequently the current. The design specification also necessitates that the power supply be remotely controllable—i.e., capable of being switched on or off via a simple logic-level signal.

For this purpose, the LT1963A [12] adjustable low-dropout linear regulator was selected. This regulator has demonstrated reliable performance in previous pulser board iterations and offers a favourable balance of cost-effectiveness and controllability. The implementation includes standard filtering and decoupling, with layout details provided in Figure 14. The schematic provided 16 is an early version used for prototyping, the adjustable circuit has been simulated and will be tested shortly, and the Enable circuit has been tested, modified and simplified, updated schematics will be provided with V1.0 circuit.

In addition to the variable LED supply, each board requires a stable 5 V supply to power both the DS90C402 LVDS-to-TTL converter and the LMG1020 gate driver. Unlike the LED supply, this rail remains continuously powered. The 5 V supply is provided by an LM2937-5 [13], a fixed-output linear voltage regulator, which has been successfully employed in various high-speed and low-noise applications within the laboratory. The associated circuit schematic 17 and layout are shown in Figure 15.

To meet system-level design constraints, each pulser board is equipped with its own independent 12 V input supply, ensuring that LED output intensity can be individually controlled on a per-board basis. However, the 5 V supply is common across all boards and derived locally on each pulser module. This approach allows for localised filtering and minimal power distribution path lengths, reducing the risk of noise coupling and voltage drop considerations that are particularly critical in high-speed circuit applications.

Power is supplied to each board via the Eurocard backplane. The 12 V input from the Eurocard simultaneously feeds both the variable (LED) and fixed (logic) power regulators



Figure 14: LT1963 Layout



Figure 15: LM2937-5 Layout

on the pulser board. The LED enable function is controlled via a 5 V logic signal originating from the Eurocard's GPIO interface. Additionally, a DAC output from the Eurocard provides a voltage control signal to the adjustment pin of the LT1963A regulator on each pulser board, thereby allowing precise, programmable control of light intensity.



Figure 16: 12V Circuit Schematics



Figure 17: 5V circuit schematics

#### 3.6 Connector

231

232

233

234

235

236

237

238

239

240

241

242

243

245

246

247

The previous board connector was deemed bulky and expensive, which lead to the processof finding a more suitable alternative. Following an evaluation of commercially available options, the Phoenix Contact female connector 1331962 [14] was selected.

This connector offers several advantageous specifications: it is rated for 500 V, features a low contact resistance of  $40 \,\mathrm{m}\Omega$ , supports a maximum current of  $0.5 \,\mathrm{A}$ , and is capable of signal transmission up to  $20 \,\mathrm{Gbit}\,\mathrm{s}^{-1}$ . In addition, it is cost-effective, priced at approximately £0.50 per unit.

Multiple height variants are available within the same series, facilitating flexible mechanical integration within the Eurocard crate system. The compact footprint of the connector allows for a reduced PCB form factor.

The selection of this connector was based on several key factors. Its wide availability ensures ease of procurement. The connector series offers multiple height options with identical pin counts, allowing for mechanical adaptability within the Eurocard crate system. It is economically advantageous, with both male and female variants priced at approximately £0.50 per unit. Electrically, the high-frequency performance supports reliable LVDS signal transmission. Additionally, the compact footprint of the connector is well-suited to space-constrained PCB layouts.

A figure illustrating the connector and corresponding circuit layout is provided below in Figure 18.



Figure 18: Connector Schematics

## 3.7 Fibre Coupler

During the prototyping phase, improvements were made to the PCB layout to better accommodate a fibre coupler. As a result, the current design includes provisions for precise
mechanical mounting and alignment. Specifically, two mounting holes for M2 screws have
been incorporated, enabling the 3D-printed coupler to be firmly secured to the board (see
Figure 19). In addition, two dowel holes have been added to guide the coupler into position, ensuring accurate alignment over the LED. Given the tolerances associated with PCB
fabrication and 3D printing, an alignment accuracy of approximately 100 µm is expected.



Figure 19: Old Fibre Coupler Design

To optimise the electrical path, capacitors have been repositioned as close as possible to the LEDs. This minimises parasitic inductance and resistance, while enabling a centralised layout of larger components. The resulting configuration creates a compact chamber housing both the LEDs and associated capacitors.

An earlier design for the fibre coupler, which assumed uniform fibre lengths for all channels, has since been abandoned. A revised approach adopts five different fibre lengths, necessitating individual light attenuation for each channel. This attenuation will be implemented within the coupler itself, allowing the LED output to remain within the electronically controlled dynamic range.

The proposed design is modular, consisting of three components: a base section mounted

to the pulser PCB, a top section into which the fibres will be epoxied, and an intermediate attenuator element. The latter will serve to space the fibre from the LED and thereby adjust the optical coupling efficiency to achieve the required attenuation.

While an initial prototype will be developed for functional testing, the full design and validation of the fibre coupler will be undertaken as part of an undergraduate project during the 2025/26 academic year, under my supervision. Should the project timeline require faster iteration, personal prototyping will also be pursued.

The fibre coupler will be fabricated via stereolithography (SLA) using a black resin to minimise light transmission through the material. Additional light-tight testing will be conducted, and black paint may be applied if further sealing is required. Furthermore, laser-cut rubber gaskets will be introduced at interface points to ensure optimal optical isolation and mechanical sealing.

#### 3.8 Production

We will use PCB Train, they are local and reasonably priced, they are proved to produce boards in good quality. Estimated BOM cost is £12.27 per board, which is £1,496.94 for 122 units or £1,840.5 for 150 unit, and production is £4073.48 for 122 units for 15 days lead time, or £3985 for 150 units at 25 days lead time 20



Figure 20: PCBTrain PCB production and assembly costs

## 3.9 Changes expected from V0.9 to V1,0

#### 3.9.1 LED and switching circuit

There will be minimal changes for the LED and switching circuit. The changes will be made to the position of the switching devices, just placing them a bit closer to each other to reduce transmission line length. The LED will highly likely stay the LC LED UT-67UV365P 365nm

<sup>291</sup> 0805 LED, but further LED tests will be done, as it takes short time, and we might find LEDs in the future which will be easy to replace due to standardised footprints.

#### 293 3.9.2 LVDS-to-TTL converter

No Changes expected for this circuit

#### 295 3.9.3 Power supplies

Reverse voltage bias will be removed as I found do change between normal and reverse bias as per photon output. The overcurrent protection and power enable circuit will be reworked.

#### 298 3.9.4 Connector

299 No changes

#### 300 3.9.5 Fibre coupler

A brand new fibre coupler will be designed due to the recent requirement changes regarding the different fibre lengths.

# 303 4 Server Rack and Cooling

There will be two 42U server racks with 800mm depth. The front of the server rack will 304 be used for electrical connections and displays, and the reverse/internal will be used only for fibre routing. The server racks will inlude Uninterruptible Power Supplies (UPS) for 306 safe power delivery and for power processing, as we are not sure how stable the power is 307 going to be at all times. Each rack will include an air conditioning unit as well, to have a 308 controlled temperature and to remove humidity from the air, as it will be around 100 per 309 cent air humidity. We are not sure how this humidity would effect the LED Light Injection 310 System, but we know that the optical switches for the laser calibration system requires lower humidity levels, so we just air condition both server racks to remove this variable. All of these are widely available and will be chosen closer to installation. 313

# 5 LED Monitoring

We are going to use PMTs to monitor the LEDs in a very similar way as it works in Super-Kamiokande. This is the most accurate and cost effective way of doing it. We are expected to use Hamamatsu H10721-210 PMTs and due to the 8mm diameter window area we can attach up to 16 LEDs, which mean each crate will use 2 PMTs. Each PMT will be powered by a unique low cost power supply that is being used in SK, but instead in a large enclosure it will be inside a small 2-3 U server rack. The signals from the PMTs then will go to the dedicated HK electronics channels that are set up for for monitoring.

# 322 6 Control System for LEDs

The LEDs are driven by a differential LVDS signal originating from the FPGA. The FPGA in use is the Genesys 2 [15] development board, which operates a pulsing VHDL module clocked at 300 MHz. Pulses are generated on the rising edge of this clock, and toggling the output (i.e., asserting and then deasserting the trigger) requires a minimum of two clock cycles. Consequently, the shortest achievable pulse duration in this configuration is 3.3 ns.

One of the main limitations of this setup is the coarse time resolution: pulse durations are effectively constrained to integer multiples of 3.3 ns. To achieve a broader and more finely resolved spectrum of optical injection into the detector, improved temporal precision is necessary. This is accomplished using the Xilinx IODELAY primitive, originally designed for high-speed interface timing alignment. The IODELAY module permits fine-tuning of signal timing to account for PCB trace mismatches, and in this application, it is repurposed to introduce controlled delays between pulses.

To generate shorter pulses, two identical signals are created, one of which is delayed using IODELAY. These signals are then combined using a logical AND operation, producing a narrower pulse. Since the IODELAY module requires one clock cycle to process the input, both signals—regardless of whether they are delayed—must pass through an IODELAY stage to ensure temporal synchronisation.

Conversely, to produce longer pulses, the same methodology is applied, but the signals are combined using a logical OR gate instead. This approach extends the pulse width beyond the base clock resolution, enabling pulse durations ranging from approximately 1.5 ns to 4.5 ns in 49 discrete steps. The lower bound is determined by the threshold of the LVDS-to-TTL converter, which does not respond to pulses shorter than approximately 1.5 ns .

For channels using the longest optical fibres, this extended range is sufficient, given the intrinsic dispersion of around 5 ns. However, shorter fibres require additional pulse shaping. To this end, an additional mechanism is implemented using a for loop structure within the FPGA logic. This allows the pulse to persist for multiple clock cycles, effectively producing longer pulses by repetition. However, due to FPGA architecture constraints, each iteration of the loop consumes a clock cycle, necessitating careful timing control. For instance, to produce a 6.6 ns pulse, the loop must be configured for two cycles, accounting for the loop overhead.

Further refinement is under investigation through the daisy-chaining of multiple IODELAY modules. This would enable sub-nanosecond granularity by introducing additional intermediate delay steps. While promising, this technique requires further validation and testing.

The pulse control data structure is currently under development. There are 2 types of pulse description is considered. First option, the software interface would require two parameters per channel: a coarse step and a fine step, reflecting the approach used in the SK system. The other option would be just a single variable and then simple logic turning that variable into the coarse and fine step that the internal logic requires, Two hardware modules are planned: one for generating the single shortest possible pulse (to minimise latency), and another for multi-cycle pulses using programmable duration. A selection logic will assess the input and route it to the appropriate module based on the desired pulse characteristics.

Each LED channel will be controlled independently, allowing for unique pulse configurations across channels. The global trigger will be derived from the system clock, and each channel will pulse in a predefined sequence while triggered from the global trigger. This architecture also supports simultaneous pulsing of multiple channels. Should asynchronous behaviour be required, additional per-channel delay logic can be implemented.

Given the five distinct fibre lengths used in the system, each channel group will also include a configurable delay offset to compensate for propagation time differences. These group delays will be calibrated and fixed, with the option of fine-tuning individual channels post-deployment if necessary.

The FPGA programming remains in active development. Inter-crate communication protocols and synchronisation are currently under integration and testing.

#### Crate Electronics 7

#### 7.1 Overview

377

382

383

384

385

386

387

388

389

390

391

392

394

395

396

397

398

399

401

410

411

413

415

416

417

The system specification calls for control of up to 122 LED channels, significantly exceeding 378 the channel counts used in current systems such as Super-Kamiokande or LUX-ZEPLIN. 379 To manage this complexity, the design prioritises ease of use, maintainability, and straight-380 forward deployment, particularly given that the server racks will accommodate hundreds of optical fibres.

To achieve this, a system concept originally developed by our ATLAS collaborators, specifically by Ashley Greenal, has been adapted. The original design utilises a Genesys 2 FPGA integrated into a half-width Verotec KM6-2 [16] Eurocard-compatible crate for testing purposes. This concept has been extended to a full 19-inch rack width, enabling the integration of up to 36 pulser boards within a single crate.

Each FPGA is capable of interfacing with up to 38 pulser boards, thereby maximising the utilisation of available LVDS differential pairs, with an additional pair reserved for the laser trigger signal. This configuration ensures full use of the Genesys 2's I/O capacity while maintaining flexibility for future expansion.

The system architecture consists of three primary components:

- Blade: Interfaces directly with the FPGA via the FMC connector, distributing all differential signals into the crate system.
- Backplane: Routes differential signals to the pulser boards and provides the primary power distribution, accepting 12 V and  $\pm 5 \text{ V}$  inputs.
- Eurocards: Host the pulser boards, receive power and differential signals from the backplane, and incorporate the necessary circuitry for laser triggering.

This modular approach ensures scalability and facilitates debugging, replacement, and upgrades. It also provides a robust foundation for managing high channel counts while maintaining signal integrity and synchronisation across the system.

#### 7.2Blade 402

The Blade is a simple, 8 layer board, that has a SEAM-40-06.5-L-10-2-A-K-TR [17] connector 403 which is a direct fit for the Genesys 2's FMC connector and it has a PCIE 16X connector 404 at the edge for connectivity to the Backplane. The PCIE was selected by Ashley Greenal as 405 it is a well documented standard connector and there are a great amount of connectors out 406 that that can be bought easily. While we are using PCIE connectors we are not using PCIE standards for communication. This is a very densee PCB with all the differential tracks on it 408 so burried vias and multiple layers will be used. See Figure 21 for a work in progress version. 409

#### 7.3 Backplane

The Backplane serves two primary functions: the distribution of differential signals from the Blade to the Eurocards, and the reception and distribution of power throughout the crate system. It accepts external power inputs of  $12 \,\mathrm{V}$  and  $\pm 5 \,\mathrm{V}$ , and includes a basic regulation circuit to stabilise these supply voltages for downstream use. 414

Given the mechanical constraints and routing complexity, the Backplane is implemented as a four-layer PCB with impedance-controlled traces to ensure signal integrity across all differential pairs. It features a single PCIe x16 connector to interface with the Blade, and three PCIe x8 connectors to interface with the Eurocards.



Figure 21: Blade Work in Progress

The Eurocards are positioned at slots 2, 8, and 64 within the crate. This arrangement creates two symmetrical chambers with 48 units spacing between cards, ensuring adequate space to accommodate the minimum long-term bend radius of the FP400URT optical fibres. This layout balances mechanical reliability with signal routing efficiency and supports long-term maintainability of the system. See Figure 22 for a work in progress version.



Figure 22: Backplane Work in Progress

#### 7.4 Eurocard

The Eurocard format defines the physical and electrical standard for the crate system, hence the naming convention. Each Eurocard is equipped with a PCIe x8 connector for interfacing with the Backplane and is designed to host up to 18 pulser boards—nine mounted on each face. Pulser boards connect via FS-1332120 Male[18] connectors, and each socket includes two mounting holes for mechanical standoffs.

The board layout on each side consists of two staggered rows: five sockets in the back row and four in the front. The two faces are laterally offset by approximately 10 mm to prevent interference or fibre clashes when the system is fully populated and enclosed within

the crate chamber. This offset ensures smooth fibre routing and accommodates the bend radius requirements of FP400URT fibres.

Power distribution within each Eurocard is handled by a THD 12-1212 [19]12 V DC-DC regulator. This regulator provides local power isolation for the pulser boards and includes a control pin connected to a PCA9698 [20] 40-pin GPIO expander. This allows for system-level control, enabling or disabling all pulser boards on a card—an essential feature during power-up, especially when the FPGA may inadvertently drive all differential outputs high during reprogramming.

The GPIO expander is responsible for enabling the local 12 V regulator and for selectively powering individual pulser boards. This facilitates fault isolation and power savings in channels that are inactive or disconnected. Additional GPIO pins are assigned to monitor output voltage levels via the overcurrent sensing circuitry.

To provide per-channel LED power control, an AD5673 [21] DAC is included. It outputs analogue control voltages to the onboard adjustable regulators on each pulser board, allowing for independent LED drive voltage per channel. Both the GPIO and DAC devices communicate with the system over the I<sup>2</sup>C protocol.

For laser synchronisation, the Eurocard includes a differential-to-NIM conversion stage. This consists of an LVDS-to-TTL converter identical to that used on the pulser boards, followed by a TTL-to-NIM converter. This ensures compatibility with legacy NIM-based timing systems used in external laser triggering. See Figure 23 for a work in progress version.



Figure 23: Eurocard Work in Progress

## 453 References

- [1] N. E. M. Association. "NEMA STANDARDS PUBLICATION NO. LI 1-1998." (1998), [Online]. Available: https://www.nema.org/docs/default-source/standards-document-library/li1.pdf (visited on 08/19/2025).
  - [2] I. T. AG. "BFR 92P E6327 Datasheet." (2009), [Online]. Available: https://www.mouser.co.uk/datasheet/2/196/Infineon\_LNA\_BFR92P\_14-73949.pdf (visited on 07/17/2025).

- 460 [3] T. I. Incorporated. "LMG1020 Datasheet." (2018), [Online]. Available: https://www. 461 ti.com/lit/ds/symlink/lmg1020.pdf?ts=1752716909774&ref\_url=https%253A% 462 252F%252Fwww.mouser.cn%252F (visited on 07/17/2025).
- [4] E. P. C. Corporation. "EPC2012 Datasheet." (2012), [Online]. Available: https://epc-co.com/epc/Portals/0/epc/documents/datasheets/EPC2012\_datasheet.pdf (visited on 07/17/2025).
- 466 [5] E. P. C. Corporation. "EPC8004 Datasheet." (2023), [Online]. Available: https://
  467 epc-co.com/epc/Portals/0/epc/documents/datasheets/EPC8004\_datasheet.pdf
  468 (visited on 07/17/2025).
- 469 [6] Thorlabs. "FP400URT Datasheet." (2022), [Online]. Available: https://www.thorlabs.
  470 com/drawings/7ade35b092fac3f3-EFB2F350-971A-B4B4-29D36C92039FB538/
  471 FP400URT-SpecSheet.pdf (visited on 07/17/2025).
- 472 [7] Kingbright. "ATS2012UV385 Datasheet." (2021), [Online]. Available: https://www.
  473 mouser.co.uk/datasheet/2/216/ATS2012UV385-1374632.pdf (visited on 07/17/2025).
- H. P. K.K. "H10721-210 Datasheet." (2024), [Online]. Available: https://www.hamamatsu.com/content/dam/hamamatsu-photonics/sites/documents/99\_SALES\_LIBRARY/etd/H10720\_H10721\_TPM01062E.pdf (visited on 07/17/2025).
- [9] E. P. C. Corporation. "Design of High Current Nanosecond Resonant Pulse Drivers for Laser Diodes, Lidar, and other Applications." (2025), [Online]. Available: https://epc-co.com/epc/Portals/0/epc/documents/application-notes/AN032% 20Design%20of%20High%20Current%20Nanosecond%20Resonant%20Pulse%20Drivers. pdf (visited on 07/17/2025).
- [10] L. LED. "ut-67uv365p Datasheet." (2018), [Online]. Available: https://www.lc-led.com/products/ut-67uv365p.html (visited on 08/21/2025).
- T. I. Incorporated. "DS90C402 Datasheet." (2013), [Online]. Available: https://www.ti.com/lit/ds/symlink/ds90c402.pdf (visited on 07/17/2025).
- 486 [12] A. Devices. "LT1963 Datasheet." (2021), [Online]. Available: https://www.mouser. 487 co.uk/datasheet/2/609/lt1963a-2256452.pdf (visited on 07/17/2025).
- T. I. Incorporated. "LM2347-5 Datasheet." (2014), [Online]. Available: https://www.ti.com/lit/ds/symlink/lm2937.pdf (visited on 07/17/2025).
- 490 [14] P. Contact. "1331962 Datasheet." (2025), [Online]. Available: https://www.phoenixcontact.
  491 com/en-us/products/smd-female-connectors-fs-0635-20-fv-r-40-1331962?
  492 type=pdf (visited on 07/17/2025).
- Digilent. "Genesys 2 Datasheet." (2017), [Online]. Available: https://digilent.

  com/reference/\_media/reference/programmable-logic/genesys-2/genesys2\_
  rm.pdf?srsltid=AfmBOorhD9699F1FTC059o719HmCW-OXnEORnRJf6ThzcvuOvMs-pbAf
  (visited on 07/17/2025).
- 497 [16] Verotec. "Verotec KM6-2 Datasheet." (2017), [Online]. Available: https://www. 498 verotec.co.uk/tech-downloads/Section%201%20-%20KM6-II%20Subracks.pdf 499 (visited on 07/17/2025).
- Samtec. "SEAM-40-06.5-L-10-2-A-K-TR Datasheet." (2025), [Online]. Available: https:
  //suddendocs.samtec.com/catalog\_english/seam.pdf?\_gl = 1 \* 1soskal \*
  \_gcl\_au\*ODQwODM2MjE4LjE3NTI3NDg2NTY.\*\_ga\*MTAxNjAxOTQwNS4xNzUyNzQ4NjU2\*
  \_ga\_3KFNZCO7WW\*czE3NTI3NDg2NTUkbzEkZzAkdDE3NTI3NDg2NTUkajYwJGwwJGgw (visited on 07/17/2025).

- P. Contact. "1332120 Datasheet." (2025), [Online]. Available: https://www.phoenixcontact.

  com/en-us/products/smd-male-connectors-fs-0635-20-mv-r-50-1332120?

  type=pdf (visited on 08/21/2025).
- T. E. AG. "THD 12-1212 Datasheet." (2025), [Online]. Available: https://www.tracopower.com/sites/default/files/products/datasheets/thd12\_datasheet.pdf?t=1752706801 (visited on 07/17/2025).
- 511 [20] N. B.V. "PCA9698 Datasheet." (2010), [Online]. Available: https://www.nxp.com/ 512 docs/en/data-sheet/PCA9698.pdf (visited on 07/17/2025).
- 513 [21] A. Devices. "AD5673 Datasheet." (2020), [Online]. Available: https://www.analog.
  514 com/media/en/technical-documentation/data-sheets/ad5673r-5677r.pdf
  515 (visited on 07/17/2025).