





**BQ25606** SLUSCK6C - MAY 2017 - REVISED SEPTEMBER 2021

# BQ25606 Standalone 1-Cell 3.0-A Buck Battery Charger

Technical

documentation

#### 1 Features

- High-efficiency, 1.5-MHz, synchronous switchmode buck charger
  - 92% charge efficiency at 2-A from 5-V input
  - Optimized for USB voltage input (5 V)
- Supports USB On-The-Go (OTG)
  - Boost converter with up to 1.2-A output
  - 92% boost efficiency at 1-A output
  - Accurate constant current (CC) limit
  - Soft-start up to 500-µF capacitive load
  - Output short circuit protection
- Single input to support USB input and high voltage adapters
  - Support 3.9-V to 13.5-V input voltage range with 22-V absolute maximum input voltage
  - Maximum power tracking by input voltage limit up to 4.6 V (VINDPM)
  - VINDPM threshold automatically tracks battery
  - Auto detect USB SDP, DCP and non-standard adaptors
- High battery discharge efficiency with 19.5-m $\Omega$ battery discharge MOSFET
- Narrow VDC (NVDC) power path management
  - Instant-on works with no battery or deeply discharged battery
  - Ideal diode operation in battery supplement
- High integration includes all MOSFETs, current sensing and loop compensation
- 58-µA low battery leakage current with system voltage standby
- High accuracy
  - ±0.5% charge voltage regulation
  - ±6% at 1.2-A and 1.8-A charge current regulation

- ±5% at 0.5-A, 1.2-A and 1.8-A input current regulation
- Safety-Related Certification:
  - IEC 62368-1 CB Certification

# 2 Applications

- **EPOS**, Portable speakers
- Mobile phone accessory
- Medical equipment

# 3 Description

The BQ25606 is a highly-integrated standalone 3.0-A switch-mode battery charge management and system power path management device for single cell Li-ion and Li-polymer batteries. The solution is highly integrated with input reverse-blocking FET (RBFET, Q1), high-side switching FET (HSFET, Q2), low-side switching FET (LSFET, Q3), and battery FET (BATFET, Q4) between system and battery. The low impedance power path optimizes switch-mode operation efficiency, reduces battery charging time, and extends battery life during discharging phase.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| BQ25606     | VQFN (24) | 4.00 mm × 4.00 mm |

For all available packages, see the orderable addendum at the end of the data sheet.



Simplified Application



Page

# **Table of Contents**

| 1 Features1                           | 9.3 Feature Description                              | .18 |
|---------------------------------------|------------------------------------------------------|-----|
| 2 Applications1                       | 10 Application and Implementation                    |     |
| 3 Description1                        | 10.1 Application Information                         | 25  |
| 4 Revision History2                   | 10.2 Typical Application                             |     |
| 5 Description (continued)4            | 11 Power Supply Recommendations                      |     |
| 6 Device Comparison Table5            | 12 Layout                                            |     |
| 7 Pin Configuration and Functions6    | 12.1 Layout Guidelines                               |     |
| 8 Specifications8                     | 12.2 Layout Example                                  |     |
| 8.1 Absolute Maximum Ratings8         | 13 Device and Documentation Support                  | .36 |
| 8.2 ESD Ratings8                      | 13.1 Device Support                                  |     |
| 8.3 Recommended Operating Conditions8 | 13.2 Receiving Notification of Documentation Updates | 36  |
| 8.4 Thermal Information9              | 13.3 Support Resources                               | 36  |
| 8.5 Electrical Characteristics9       | 13.4 Trademarks                                      | 36  |
| 8.6 Timing Requirements13             | 13.5 Electrostatic Discharge Caution                 | .36 |
| 8.7 Typical Characteristics14         | 13.6 Glossary                                        | 36  |
| 9 Detailed Description16              | 14 Mechanical, Packaging, and Orderable              |     |
| 9.1 Overview                          | Information                                          | 37  |
| 9.2 Functional Block Diagram17        |                                                      |     |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

Changes from Revision B (November 2019) to Revision C (September 2021)

| •          | Added IEC 62368-1 CB Feature                                                                                                                                                                                                                                                                                                                                                                                                            | 1     |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| •          | Deleted WEBENCH throughout data sheet                                                                                                                                                                                                                                                                                                                                                                                                   | 1     |
| •          | Deleted "to zero" from third paragraph in Section 5                                                                                                                                                                                                                                                                                                                                                                                     | 4     |
| •          | Added Section 6                                                                                                                                                                                                                                                                                                                                                                                                                         | 5     |
| •          | Added Section 9.3.4.1                                                                                                                                                                                                                                                                                                                                                                                                                   | 20    |
| •          | Added Section 9.3.4.2                                                                                                                                                                                                                                                                                                                                                                                                                   |       |
| •          | Added Section 9.3.4.3                                                                                                                                                                                                                                                                                                                                                                                                                   | 20    |
| •          | Added sentence to third paragraph in Section 9.3.5.4                                                                                                                                                                                                                                                                                                                                                                                    | 21    |
| •          | Changed "fault" to "the timer" in last paragraph of Section 9.3.5.6                                                                                                                                                                                                                                                                                                                                                                     | 23    |
| •          | Added Section 9.3.6                                                                                                                                                                                                                                                                                                                                                                                                                     |       |
| •          | Added Section 9.3.6.1                                                                                                                                                                                                                                                                                                                                                                                                                   |       |
| •          | Added Section 9.3.6.2                                                                                                                                                                                                                                                                                                                                                                                                                   | 23    |
| •          | Added Table 10-1                                                                                                                                                                                                                                                                                                                                                                                                                        | 26    |
| •          | Changed > to ≤ in last paragraph in Section 10.2.2.3                                                                                                                                                                                                                                                                                                                                                                                    | 27    |
| _          |                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |
|            |                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |
| C          | changes from Revision A (August 2017) to Revision B (November 2019)                                                                                                                                                                                                                                                                                                                                                                     | Page  |
| _          | Changes from Revision A (August 2017) to Revision B (November 2019)  Changed Application section                                                                                                                                                                                                                                                                                                                                        |       |
| _          |                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |
| -          |                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1     |
| -          | Changed Application section                                                                                                                                                                                                                                                                                                                                                                                                             | Page  |
| C          | Changed Application section                                                                                                                                                                                                                                                                                                                                                                                                             | Page1 |
| <u>C</u>   | Changed Application section                                                                                                                                                                                                                                                                                                                                                                                                             | Page1 |
| <u>C</u>   | Changed Application section                                                                                                                                                                                                                                                                                                                                                                                                             | Page1 |
| <u>C</u> : | Changed Application section  Changes from Revision * (May 2017) to Revision A (August 2017)  Changed data sheet title  Deleted 200 ns Fast Turn-Off in Section 1  Changed Simplified Application schematic  Changed ACDRV pin references to "NC" in Section 7 section.                                                                                                                                                                  | Page1 |
| C          | Changed Application section  Changes from Revision * (May 2017) to Revision A (August 2017)  Changed data sheet title  Deleted 200 ns Fast Turn-Off in Section 1  Changed Simplified Application schematic.                                                                                                                                                                                                                             | Page1 |
| C:         | Changed Application section  Changes from Revision * (May 2017) to Revision A (August 2017)  Changed data sheet title  Deleted 200 ns Fast Turn-Off in Section 1  Changed Simplified Application schematic  Changed ACDRV pin references to "NC" in Section 7 section  Deleted ACDRV pin references from Pin Functions table                                                                                                            | Page1 |
| <u>C</u> : | Changed Application section  Changes from Revision * (May 2017) to Revision A (August 2017)  Changed data sheet title  Deleted 200 ns Fast Turn-Off in Section 1  Changed Simplified Application schematic.  Changed ACDRV pin references to "NC" in Section 7 section.  Deleted ACDRV pin references from Pin Functions table.  Changed VAC pin description in Pin Functions table.                                                    | Page1 |
| <u>C</u> : | Changes from Revision * (May 2017) to Revision A (August 2017)  Changed data sheet title  Deleted 200 ns Fast Turn-Off in Section 1  Changed Simplified Application schematic.  Changed ACDRV pin references to "NC" in Section 7 section.  Deleted ACDRV pin references from Pin Functions table.  Changed VAC pin description in Pin Functions table.  Deleted ACDRV pin references from Section 8.1 table.  Added Section 8.2 table. | Page  |
| <u>C</u> : | Changes from Revision * (May 2017) to Revision A (August 2017)  Changed data sheet title  Deleted 200 ns Fast Turn-Off in Section 1  Changed Simplified Application schematic.  Changed ACDRV pin references to "NC" in Section 7 section.  Deleted ACDRV pin references from Pin Functions table.  Changed VAC pin description in Pin Functions table.  Deleted ACDRV pin references from Section 8.1 table.                           | Page  |



### www.ti.com

| • | Deleted Power Up OVPFET section                    | 18 |
|---|----------------------------------------------------|----|
|   | Deleted OVPFET Startup Control timing illustration |    |
|   | Added subsection explaining D+/D– detection        |    |
|   | Changed Input Overvoltage (ACOV) section           |    |
|   | Changed BQ25606 Application Diagram schematic      |    |
|   | g                                                  |    |



## 5 Description (continued)

The BQ25606 features fast charging with high input voltage support for a wide range of standalone chargers and portable devices. Its input voltage and current regulation deliver maximum charging power to the battery. It also integrates a bootstrap diode for the high-side gate drive for simplified system design.

The device supports a wide range of input sources, including standard USB host port, USB charging port, and USB compliant high voltage adapter. The device sets the default input current limit based on the built-in USB interface. The device is compliant with the USB 2.0 and USB 3.0 power specs with input current and voltage regulation. When the built-in USB interface identifies the input adaptor is unknown, the input current limit of the device is determined by the ILIM pin setting resistor value. The device also meets the USB On-the-Go (OTG) operation power rating specification by supplying 5.15 V on VBUS with a constant current limit up to 1.2 A.

The power path management regulates the system slightly above battery voltage but does not drop below the 3.5-V minimum system voltage. With this feature, the system maintains operation even when the battery is completely depleted or removed. When the input current limit or voltage limit is reached, the power path management automatically reduces the charge current. As the system load continues to increase, the power path discharges the battery until the system power requirement is met. This Supplement mode prevents overloading the input source.

The device initiates and completes a charging cycle without software control. It senses battery voltage and charges the battery in three phases: pre-conditioning, constant current, and constant voltage. At the end of the charging cycle, the charger automatically terminates when the charge current is below a preset limit and the battery voltage is higher than the recharge threshold. If the fully charged battery falls below the recharge threshold, the charger automatically starts another charging cycle.

The charger provides various safety features for battery charging and system operations including: battery negative temperature coefficient thermistor monitoring, charging safety timer, and overvoltage and overcurrent protections. The thermal regulation reduces charge current when the junction temperature exceeds 110°C. The STAT output reports charging status and any fault conditions. Other safety features include battery temperature sensing for charge and boost mode, thermal regulation and thermal shutdown, and input UVLO and overvoltage protection.

The device is available in a 24-pin, 4 mm x 4 mm QFN package.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated



# **6 Device Comparison Table**

|                                        | BQ25606            | BQ25616            | BQ25616J           |
|----------------------------------------|--------------------|--------------------|--------------------|
| Quiescent battery current (BAT,SYS,SW) | 58 μA              | 9.5 μΑ             | 9.5 µA             |
| VBUS OVP reaction-time                 | 200 ns             | 130 ns             | 130 ns             |
| Input voltage regulation accuracy      | ±3%                | ±2%                | ±2%                |
| TS profile                             | JEITA              | Hot/Cold           | JEITA              |
| Charge safety timer accuracy           | 10 hr              | 20 hr              | 20 hr              |
| Charge voltage limit                   | 4.2 V/4.35 V/4.4 V | 4.1 V/4.2 V/4.35 V | 4.1 V/4.2 V/4.35 V |
| Battery voltage regulation             | ±0.5%              | ±0.4%              | ±0.4%              |
| ACDRV                                  | No                 | Yes                | Yes                |



# 7 Pin Configuration and Functions



Figure 7-1. BQ25606 RGE Package 24-Pin VQFN Top View

**Table 7-1. Pin Functions** 

| PIN I/O |          |     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|---------|----------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME    | NO.      | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| NC      | 2        |     | No connection. This pin must be floating.                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| BAT     | 13<br>14 | Р   | Battery connection point to the positive terminal of the battery pack. The internal current sensing resistor is connected between SYS and BAT. Connect a 10-µF capacitor closely to the BAT pin.                                                                                                                                                                                                                      |  |  |  |
| BTST    | 21       | Р   | PWM high side driver positive supply. internally, the BTST is connected to the cathode of the boost-strap diode. Connect a 0.047-µF bootstrap capacitor from SW to BTST.                                                                                                                                                                                                                                              |  |  |  |
| CE      | 9        | DI  | Charge enable pin. When this pin is driven low, battery charging is enabled.                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| D+      | 3        | AIO | Positive line of the USB data line pair. D+/D– based USB host/charging port detection. The detection includes data contact detection (DCD), primary and secondary detection in BC1.2 and nonstandard adaptors.                                                                                                                                                                                                        |  |  |  |
| D-      | 4        | AIO | Negative line of the USB data line pair. D+/D– based USB host/charging port detection. The detection includes data contact detection (DCD), primary and secondary detection in BC1.2 and nonstandard adaptors.                                                                                                                                                                                                        |  |  |  |
| GND     | 17 B     |     | Davier ground and signal ground                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| GND     | ) 18 P   | _ P | Power ground and signal ground.                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| ICHG    | 10       | Al  | I <sub>CHG</sub> pin sets the charge current limit. A resistor is connected from I <sub>CHG</sub> pin to ground to set charge current limit as I <sub>CHG</sub> = K <sub>ICHG</sub> /R <sub>ICHG</sub> . The acceptable range for charge current is 300 mA to 3000 mA.                                                                                                                                                |  |  |  |
| ILIM    | 8        | Al  | ILIM sets the input current limit. A resistor is connected from ILIM pin to ground to set the input current limit as IINDPM = K <sub>ILIM</sub> /R <sub>ILIM</sub> . The acceptable range for ILIM current is 500 mA to 3200 mA. The resistor based input current limit is effective only when the input adapter is detected as unknown. Otherwise, the input current limit is determined by D+/D- detection outcome. |  |  |  |
| OTG     | 6        | DI  | Boost mode enable pin. When this pin is pulled HIGH, OTG is enabled. OTG cannot be floating.                                                                                                                                                                                                                                                                                                                          |  |  |  |
| PG      | 7        | DO  | Open drain active low power good indicator. Connect to the pull up rail through a $10\text{-k}\Omega$ resistor. LOW indicates a good input if the input voltage is between UVLO and ACOV, above SLEEP mode threshold, and input current limit is above 30 mA.                                                                                                                                                         |  |  |  |
| PMID    | 23       | Р   | Connected to the drain of the reverse blocking MOSFET (RBFET) and the drain of HSFET. Connect a I0-µF ceramic capacitor between PMID and GND.                                                                                                                                                                                                                                                                         |  |  |  |
| REGN    | 22       | Р   | PWM low side driver positive supply output. Internally, REGN is connected to the anode of the boos strap diode. Connect a 4.7-μF (10-V rating) ceramic capacitor from REGN to analog GND. The cap should be placed close to the IC.                                                                                                                                                                                   |  |  |  |

# **Table 7-1. Pin Functions (continued)**

| PIN                                                                       |     |                                                                  | DECORIDATION                                                                                                                                                                                                                                                                                                                                                                |  |  |
|---------------------------------------------------------------------------|-----|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME                                                                      | NO. | I/O                                                              | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| STAT                                                                      | 5   | DO                                                               | Open-drain interrupt output. Connect the STAT pin to a logic rail via 10-kΩ resistor. The STAT pin indicates charger status.  Charge in progress: LOW  Charge complete or charger in SLEEP mode: HIGH  Charge suspend (fault response): Blink at 1 Hz.                                                                                                                      |  |  |
| 0)4/                                                                      | 19  |                                                                  | Switching node connecting to output inductor. Internally SW is connected to the source of the n-channel                                                                                                                                                                                                                                                                     |  |  |
| SW                                                                        | 20  | Р                                                                | HSFET and the drain of the n-channel LSFET. Connect a 0.047-µF bootstrap capacitor from SW to BTST.                                                                                                                                                                                                                                                                         |  |  |
| SYS                                                                       | 15  | Р                                                                | Converter output connection point. The internal current sensing resistor is connected between SYS and                                                                                                                                                                                                                                                                       |  |  |
| 010                                                                       | 16  | •                                                                | BAT. Connect a 20-μF capacitor close to the SYS pin.                                                                                                                                                                                                                                                                                                                        |  |  |
| TS                                                                        | 11  | Al                                                               | Temperature qualification voltage input to support JEITA profile. Connect a negative temperature coefficient thermistor. Program temperature window with a resistor divider from REGN to TS to GND. Charge suspends when TS pin voltage is out of range. Recommend 103AT-2 thermistor.                                                                                      |  |  |
| VAC 1 Al Input voltage sensing. This pin must be shorted to the VBUS pin. |     | Input voltage sensing. This pin must be shorted to the VBUS pin. |                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| VBUS 24 P                                                                 |     | Р                                                                | Charger input voltage. The internal n-channel reverse block MOSFET (RBFET) is connected between VBUS and PMID with VBUS on source. Place a 1-uF ceramic capacitor from VBUS to GND and place it as close as possible to the IC.                                                                                                                                             |  |  |
| VSET 12                                                                   |     | Al                                                               | VSET pin sets default battery charge voltage in the BQ25606. Program battery regulation voltage with a resistor pull-down from VSET to GND. $R_{PD} > 50 \text{ k}\Omega \text{ (float pin)} = 4.208 \text{ V} \\ R_{PD} < 500 \Omega \text{ (short to GND)} = 4.352 \text{ V} \\ 5 \text{ k}\Omega < R_{PD} < 25 \text{ k}\Omega = 4.400 \text{ V}$                        |  |  |
| Thermal Pad                                                               |     | Р                                                                | Ground reference for the device that is also the thermal pad used to conduct heat from the device. This connection serves two purposes. The first purpose is to provide an electrical ground connection for the device. The second purpose is to provide a low thermal-impedance path from the device die to the PCB. This pad should be tied externally to a ground plane. |  |  |



# 8 Specifications

## 8.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                       | ataro rango (amoso otrorwise notea)                                                            | MIN  | MAX | UNIT |
|---------------------------------------|------------------------------------------------------------------------------------------------|------|-----|------|
| Voltage Range (with respect to GND)   | VAC                                                                                            | -2   | 22  | V    |
| Voltage Range (with respect to GND)   | VBUS (converter not switching) <sup>(2)</sup>                                                  | -2   | 22  | V    |
| Voltage Range (with respect to GND)   | BTST, PMID (converter not switching) <sup>(2)</sup>                                            | -0.3 | 22  | V    |
| Voltage Range (with respect to GND)   | SW                                                                                             | -2   | 16  | V    |
| Voltage Range (with respect to GND)   | BTST to SW                                                                                     | -0.3 | 7   | V    |
| Voltage Range (with respect to GND)   | D+, D-                                                                                         | -0.3 | 7   | V    |
| Voltage Range (with respect to GND)   | REGN, TS, $\overline{\text{CE}}$ , $\overline{\text{PG}}$ , BAT, SYS (converter not switching) | -0.3 | 7   | V    |
| Output Sink Current                   | STAT                                                                                           |      | 6   | mA   |
| Voltage Range (with respect to GND)   | VSET, ILIM, ICHG, OTG                                                                          | -0.3 | 7   | V    |
| Voltage Range (with respect to GND)   | PGND to GND (QFN package only)                                                                 | -0.3 | 0.3 | V    |
| Operating junction temperature,       | r <sub>J</sub>                                                                                 | -40  | 150 | °C   |
| Storage temperature, T <sub>stg</sub> |                                                                                                | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values are with respect to the network ground terminal unless otherwise noted.

(2) VBUS is specified up to 22 V for a maximum of one hour at room temperature

## 8.2 ESD Ratings

|                    |                         |                                                                                          | VALUE | UNIT |  |  |  |
|--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------|--|--|--|
|                    |                         | Human body model (HBM), per ANSI/<br>ESDA/JEDEC JS-001, all pins <sup>(1)</sup>          | ±2000 |      |  |  |  |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±250  | V    |  |  |  |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 8.3 Recommended Operating Conditions

|                    | -                                | MIN | NOM | MAX                 | UNIT |
|--------------------|----------------------------------|-----|-----|---------------------|------|
| V <sub>BUS</sub>   | Input voltage                    | 3.9 |     | 13.5 <sup>(1)</sup> | V    |
| I <sub>in</sub>    | Input current (VBUS)             |     |     | 3.25                | Α    |
| I <sub>SYSOP</sub> | Output current (SW)              |     |     | 3.0                 | Α    |
| V <sub>BATOP</sub> | Battery voltage                  |     |     | 4.4                 | V    |
| I <sub>BATOP</sub> | Fast charging current            |     |     | 3.0                 | Α    |
| I <sub>BATOP</sub> | Discharging current (continuous) |     |     | 6                   | Α    |

Product Folder Links: BQ25606

8.3 Recommended Operating Conditions (continued)

|                |                               | MIN | NOM | MAX | UNIT |
|----------------|-------------------------------|-----|-----|-----|------|
| T <sub>A</sub> | Operating ambient temperature | -40 |     | 85  | °C   |

The inherent switching noise voltage spikes should not exceed the absolute maximum voltage rating on either the BTST or SW pins. A
tight layout minimizes switching noise.

## 8.4 Thermal Information

|                       |                                              | BQ25606    |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC (1)                           | RGE (VQFN) | UNIT |
|                       |                                              | 24 PINS    |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 31.9       | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance    | 27         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 9.2        | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 0.4        | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 9.2        | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.8        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics Application Report.

## 8.5 Electrical Characteristics

 $V_{VAC\_PRESENT} < V_{VAC\_OV}$  and  $V_{VAC\_OV}$  and  $V_{VAC} > V_{BAT} + V_{SLEEP}$ ,  $T_J = -40^{\circ}C$  to 125°C and  $T_J = 25^{\circ}C$  for typical values (unless otherwise noted)

|                            | PARAMETER                                                                                                                        | TEST CONDITIONS                                                                                                      | MIN  | TYP   | MAX   | UNIT |
|----------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------|-------|-------|------|
| QUIESCENT CU               | IRRENTS                                                                                                                          |                                                                                                                      |      |       |       |      |
| I <sub>BAT</sub>           | Battery discharge current (BAT, SW, SYS) in buck mode                                                                            | Y I I I I I I I I I I I I I I I I I I I                                                                              |      |       | 5     | μA   |
| I <sub>BAT</sub>           | Battery discharge current (BAT, SW, SYS)                                                                                         | V <sub>BAT</sub> = 4.5 V, No VBUS, T <sub>J</sub> < 85°C                                                             |      | 58    | 85    | μA   |
| I <sub>VBUS</sub>          | Input supply current (VBUS) in buck mode                                                                                         | V <sub>VBUS</sub> = 12 V, V <sub>VBUS</sub> > V <sub>VBAT</sub> , converter not switching                            |      | 1.5   | 3     | mA   |
| I <sub>VBUS</sub>          | Input supply current (VBUS) in buck mode                                                                                         | V <sub>VBUS</sub> > VUVLO, V <sub>VBUS</sub> > V <sub>VBAT</sub> ,<br>converter switching, VBAT = 3.8V,<br>ISYS = 0A | 3    |       |       | mA   |
| I <sub>BOOST</sub>         | Battery discharge current in boost mode $V_{BAT} = 4.2 \text{ V}$ , boost mode, $I_{VBUS} = 0.4 \text{ A}$ , converter switching |                                                                                                                      |      |       |       | mA   |
| VBUS, VAC ANI              | D BAT PIN POWER UP                                                                                                               |                                                                                                                      |      |       |       |      |
| V <sub>BUS_OP</sub>        | VBUS operating range                                                                                                             | V <sub>VBUS</sub> rising                                                                                             | 3.9  |       | 13.5  | V    |
| V <sub>VAC_PRESENT</sub>   | REGN turn-on threshold                                                                                                           | V <sub>VAC</sub> rising                                                                                              | 3.36 | 3.65  | 3.97  | V    |
| V <sub>VAC_PRESENT_H</sub> |                                                                                                                                  | V <sub>VAC</sub> falling                                                                                             |      | 300   |       | mV   |
| V <sub>SLEEP</sub>         | Sleep mode falling threshold                                                                                                     | (V <sub>VAC</sub> -V <sub>VBAT</sub> ), V <sub>BUSMIN_FALL</sub> ≤ V <sub>BAT</sub> ≤ V <sub>REG</sub> , VAC falling | 37   | 76    | 126   | mV   |
| V <sub>SLEEPZ</sub>        | Sleep mode rising threshold                                                                                                      | $(V_{VAC}-V_{VBAT})$ , $V_{BUSMIN\_FALL} \le V_{BAT} \le V_{REG}$ , VAC rising                                       | 130  | 220   | 350   | mV   |
| V <sub>VAC_OV_RISE</sub>   | VAC Overvoltage rising threshold                                                                                                 | VAC rising                                                                                                           | 13.5 | 14.28 | 14.91 | V    |
| V <sub>VAC_OV_HYS</sub>    | VAC Overvoltage hysteresis                                                                                                       | VAC falling                                                                                                          |      | 520   |       | mV   |
| V <sub>BAT_DPL_FALL</sub>  | Battery depletion falling threshold (Q4 turn-off threshold)                                                                      | V <sub>BAT</sub> falling                                                                                             | 2.15 |       | 2.6   | V    |
| V <sub>BAT_DPL_RISE</sub>  | Battery Depletion rising threshold (Q4 turn-on threshold)                                                                        | V <sub>BAT</sub> rising                                                                                              | 2.35 |       | 2.82  | ٧    |
| V <sub>BAT_DPL_HYST</sub>  | Battery Depletion rising hysteresis                                                                                              | V <sub>BAT</sub> rising                                                                                              |      | 180   |       | mV   |



 $V_{VAC\_PRESENT} < V_{VAC\_OV}$  and  $V_{VAC} > V_{BAT} + V_{SLEEP}$ ,  $T_J = -40^{\circ}C$  to 125°C and  $T_J = 25^{\circ}C$  for typical values (unless otherwise noted)

|                            | PARAMETER                                                                   | TEST CONDITIONS                                                                               | MIN   | TYP                         | MAX   | UNIT |
|----------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------|-----------------------------|-------|------|
| V <sub>BUSMIN_FALL</sub>   | Bad adapter detection falling threshold                                     | V <sub>BUS</sub> falling                                                                      | 3.65  | 3.8                         | 3.93  | V    |
| V <sub>BUSMIN HYST</sub>   | Bad adapter detection hysteresis                                            |                                                                                               |       | 200                         |       | mV   |
| I <sub>BADSRC</sub>        | Bad adapter detection current source                                        | Sink current from VBUS to GND                                                                 |       | 30                          |       | mA   |
| POWER PATH                 |                                                                             |                                                                                               |       |                             |       |      |
| V <sub>SYS_MIN</sub>       | System regulation voltage                                                   | V <sub>VBAT</sub> < V <sub>SYS_MIN</sub> = 3.5V, charge enabled or disabled                   | 3.5   | 3.68                        |       | ٧    |
| V <sub>SYS</sub>           | System regulation voltage                                                   | I <sub>SYS</sub> = 0 A, V <sub>VBAT</sub> > V <sub>SYSMIN</sub> ,<br>charge disabled          | V     | / <sub>BAT</sub> + 50<br>mV |       | V    |
| R <sub>ON(RBFET)</sub>     | Top reverse blocking MOSFET on-<br>resistance between VBUS and PMID -<br>Q1 | -40°C≤ T <sub>A</sub> ≤ 125°C                                                                 |       | 45                          |       | mΩ   |
| R <sub>ON(HSFET)</sub>     | Top switching MOSFET on-resistance between PMID and SW - Q2                 | V <sub>REGN</sub> = 5 V , -40°C≤ T <sub>A</sub> ≤ 125°C                                       |       | 62                          |       | mΩ   |
| R <sub>ON(LSFET)</sub>     | Bottom switching MOSFET on-<br>resistance between SW and GND - Q3           | V <sub>REGN</sub> = 5 V , -40°C≤ T <sub>A</sub> ≤ 125°C                                       |       | 70                          |       | mΩ   |
| $V_{FWD}$                  | BATFET forward voltage in supplement mode                                   |                                                                                               |       | 30                          |       | mV   |
| R <sub>ON(BAT-SYS)</sub>   | SYS-BAT MOSFET on-resistance                                                | QFN package, Measured from BAT to SYS, V <sub>BAT</sub> = 4.2V, T <sub>J</sub> = 25°C         |       | 19.5                        | 24    | mΩ   |
| R <sub>ON(BAT-SYS)</sub>   | SYS-BAT MOSFET on-resistance                                                | QFN package, Measured from BAT to SYS, V <sub>BAT</sub> = 4.2V, T <sub>J</sub> = -40 - 125°C  |       | 19.5                        | 30    | mΩ   |
| BATTERY CHAF               | RGER                                                                        |                                                                                               |       |                             | ,     |      |
|                            |                                                                             | $R_{VSET} > 50 \text{ k}\Omega, -40 \le T_{J} \le 85^{\circ}\text{C}$                         | 4.187 | 4.208                       | 4.229 | V    |
| $V_{BATREG}$               | Charge voltage                                                              | $R_{VSET} < 500 \Omega, -40 \le T_{J} \le 85^{\circ}C$                                        | 4.330 | 4.352                       | 4.374 | V    |
|                            |                                                                             | $R_{VSET} = 10 \text{ k}\Omega, -40 \le T_{J} \le 85^{\circ}\text{C}$                         | 4.378 | 4.4                         | 4.422 | V    |
| V <sub>BATREG_ACC</sub>    | Charge voltage setting accuracy                                             | $V_{BAT} = 4.208 \text{ V or } V_{BAT} = 4.352 \text{ V},$<br>-40 \le T <sub>J</sub> \le 85°C | -0.5% |                             | 0.5%  |      |
| I <sub>CHG_REG_RANGE</sub> | Charge current regulation range                                             |                                                                                               | 0     |                             | 3000  | mA   |
| I <sub>CHG_REG</sub>       | Charge current regulation                                                   | $R_{ICHG}$ = 1100 $\Omega$ , $V_{VBAT}$ = 3.1 $V$ or $V_{VBAT}$ = 3.8 $V$                     | 516   | 615                         | 715   | mA   |
| I <sub>CHG_REG_ACC</sub>   | Charge current regulation accuracy                                          | $R_{ICHG}$ = 1100 $\Omega$ , $V_{VBAT}$ = 3.1 V or $V_{VBAT}$ = 3.8 V                         | -16%  |                             | 16%   |      |
| I <sub>CHG_REG</sub>       | Charge current regulation                                                   | $R_{ICHG}$ = 562 $\Omega$ , $V_{VBAT}$ = 3.1 V or $V_{VBAT}$ = 3.8 V                          | 1.14  | 1.218                       | 1.28  | Α    |
| I <sub>CHG_REG</sub>       | Charge current regulation accuracy                                          | $R_{ICHG}$ = 562 $\Omega$ , $V_{BAT}$ = 3.1 V or $V_{BAT}$ = 3.8 V                            | -6%   |                             | 6%    |      |
| I <sub>CHG_REG</sub>       | Charge current regulation                                                   | $R_{ICHG}$ = 372 $\Omega$ , $V_{VBAT}$ = 3.1 V or $V_{VBAT}$ = 3.8 V                          | 1.715 | 1.813                       | 1.89  | Α    |
| I <sub>CHG_REG_ACC</sub>   | Charge current regulation accuracy                                          | $R_{ICHG}$ = 372 $\Omega$ , $V_{VBAT}$ = 3.1 V or $V_{VBAT}$ = 3.8 V                          | -5%   |                             | 5%    |      |
| K <sub>ICHG</sub>          | Charge current regulation setting ratio                                     | $R_{ICHG}$ = 372 $\Omega$ , 562 $\Omega$ $V_{VBAT}$ = 3.1 $V$ or $V_{VBAT}$ = 3.8 $V$         | 639   | 677                         | 715   | A×Ω  |
| K <sub>ICHG_ACC</sub>      | Charge current regulation setting ratio accuracy                            | $R_{ICHG}$ = 372 $\Omega$ , 562 $\Omega$ $V_{VBAT}$ = 3.1 $V$ or $V_{VBAT}$ = 3.8 $V$         | -6%   |                             | 6%    |      |
| V <sub>BATLOWV_FALL</sub>  | Battery LOWV falling threshold                                              | Fast charge to precharge                                                                      | 2.67  | 2.8                         | 2.87  | V    |
| V <sub>BATLOWV_RISE</sub>  | Battery LOWV rising threshold                                               | Pre-charge to fast charge                                                                     | 3.0   | 3.1                         | 3.24  | V    |
| I <sub>PRECHG</sub>        | Precharge current regulation                                                | $R_{ICHG}$ = 1100 $\Omega$ , $V_{VBAT}$ = 2.6 V, $I_{PRECHG}$ = 5% of $I_{CHG}$ = 615mA       | 21    |                             | 38    | mA   |

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated



 $V_{VAC\_PRESENT} < V_{VAC\_OV}$  and  $V_{VAC\_OV}$  and  $V_{VAC} > V_{BAT} + V_{SLEEP}$ ,  $T_J = -40^{\circ}C$  to 125°C and  $T_J = 25^{\circ}C$  for typical values (unless otherwise noted)

|                                                    | PARAMETER                                                                             | TEST CONDITIONS                                                                                                       | MIN         | TYP  | MAX   | UNIT |
|----------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-------------|------|-------|------|
| PRECHG_ACC                                         | Precharge current regulation accuracy                                                 | Percentage of I <sub>CHG</sub> ,R <sub>ICHG</sub> = 1100<br>Ω, V <sub>VBAT</sub> = 2.6 V, I <sub>CHG</sub> = 615mA    | 3.4%        |      | 6.2%  |      |
| I <sub>PRECHG</sub>                                | Precharge current regulation                                                          | $R_{ICHG}$ = 562 $\Omega$ , $V_{VBAT}$ = 2.6 V, $I_{PRECHG}$ = 5% of $I_{CHG}$ = 1.218A                               | 48          |      | 67    | mA   |
| I <sub>PRECHG_ACC</sub>                            | Precharge current regulation accuracy                                                 | Percentage of I <sub>CHG</sub> ,R <sub>ICHG</sub> = 562<br>Ω, V1330 = 2.6 V, I <sub>CHG</sub> = 1.218A                | 3.9%        |      | 5.5%  |      |
| PRECHG                                             | Precharge current regulation                                                          | $R_{ICHG}$ = 372 $\Omega$ , $V_{VBAT}$ = 2.6 V, $I_{PRECHG}$ = 5% of $I_{CHG}$ = 1.813A                               | 76          |      | 97    | mA   |
| PRECHG_ACC                                         | Precharge current regulation accuracy                                                 | Percentage of I <sub>CHG</sub> ,R <sub>ICHG</sub> = 372<br>Ω, V <sub>VBAT</sub> = 2.6 V, I <sub>CHG</sub> = 1.813A    | 4.1%        |      | 5.4%  |      |
| TERM                                               | Termination current regulation                                                        | $R_{ICHG}$ = 562 $\Omega$ , $V_{VBAT}$ = 4.35 $V_{CHG}$ = 1.218A                                                      | 26          |      | 100   | mA   |
| TERM_ACC                                           | Termination current regulation accuracy                                               | Percentage of $I_{CHG}$ , $R_{ICHG}$ = 562 $\Omega$ , $V_{VBAT}$ = 4.35 V, $I_{CHG}$ = 1.218 A                        | 2.1%        |      | 8.3%  |      |
| I <sub>TERM</sub>                                  | Termination current regulation                                                        | $R_{ICHG} = 372 \Omega$ , $V_{VBAT} = 4.35 V$ , $I_{CHG} = 1.813 A$                                                   | 56          | 100  | 126   | mA   |
| I <sub>TERM_ACC</sub>                              | Termination current regulation accuracy                                               | Percentage of I <sub>CHG</sub> , R <sub>ICHG</sub> = 372<br>Ω, V <sub>VBAT</sub> = 4.35 V, I <sub>CHG</sub> = 1.813 A | 3.0%        |      | 7.0%  |      |
| V <sub>SHORT</sub>                                 | Battery short voltage                                                                 | V <sub>VBAT</sub> falling                                                                                             | 1.85        | 2    | 2.15  | V    |
| V <sub>SHORTZ</sub>                                | Battery short voltage                                                                 | V <sub>VBAT</sub> rising                                                                                              | 2.05        | 2.25 | 2.35  | V    |
| SHORT                                              | Battery short current                                                                 | V <sub>VBAT</sub> < V <sub>SHORTZ</sub>                                                                               | 70          | 90   | 110   | mA   |
| V <sub>RECHG</sub>                                 | Recharge Threshold below V <sub>BAT_REG</sub>                                         | V <sub>BAT</sub> falling                                                                                              | 87          | 121  | 156   | mV   |
| SYSLOAD                                            | System discharge load current                                                         | V <sub>SYS</sub> = 4.2 V                                                                                              |             | 30   |       | mA   |
| INPUT VOLTAG                                       | E AND CURRENT REGULATION                                                              |                                                                                                                       |             |      | '     |      |
| V <sub>DPM_VBAT</sub>                              | Input voltage regulation limit                                                        | V <sub>VBAT</sub> < 4.1 V (V <sub>VBAT</sub> = 3.6 V)                                                                 | 4.171       | 4.3  | 4.429 | V    |
| V <sub>DPM_VBAT_ACC</sub>                          | Input voltage regulation accuracy                                                     | V <sub>VBAT</sub> < 4.1 V (V <sub>VBAT</sub> = 3.6 V)                                                                 | -3%         |      | 3%    |      |
| INDPM                                              | USB input current regulation limit                                                    | $V_{VBUS}$ = 5 V, USB500 charge port detected by DPDM , $-40 \le T_J \le 85^{\circ}C$                                 | 448         |      | 500   | mA   |
| INDPM                                              | Input current regulation limit                                                        | $R_{ILIM}$ = 910 Ω, unknown adaptor detected by DPDM , $-40 \le T_J \le 85$ °C                                        | 505         | 526  | 550   | mA   |
| INDPM                                              | Input current regulation limit accuracy                                               | $R_{ILIM}$ = 374 Ω, unknown adaptor detected by DPDM , $-40 \le T_J \le 85$ °C                                        | 1220        | 1276 | 1330  | mA   |
| INDPM                                              | Input current regulation limit                                                        | $R_{ILIM}$ = 265 Ω, unknown adaptor detected by DPDM , $-40 \le T_J \le 85$ °C                                        | 1.73        | 1.8  | 1.871 | Α    |
|                                                    | Input current regulation limit accuracy                                               | $R_{ILIM}$ = 265 Ω, 374 Ω, 910 Ω,<br>unknown adaptor detected by<br>DPDM , -40 ≤ T <sub>J</sub> ≤ 85°C                | <b>-</b> 5% |      | 5%    |      |
| INDPM_ACC                                          |                                                                                       |                                                                                                                       |             |      |       | AO   |
|                                                    | Input current setting ratio, I <sub>LIM</sub> = K <sub>ILIM</sub> / R <sub>ILIM</sub> | $R_{ILIM}$ = 910 Ω, 374 Ω, 265 Ω,<br>unknown adaptor detected by<br>DPDM, $-40 \le T_J \le 85^{\circ}C$               | 459         | 478  | 500   | A×Ω  |
| INDPM_ACC  K <sub>ILIM</sub> K <sub>ILIM_ACC</sub> |                                                                                       | unknown adaptor detected by                                                                                           | 459<br>-5%  | 478  | 5%    | Α×Ω  |



 $V_{VAC\_PRESENT} < V_{VAC\_OV}$  and  $V_{VAC\_OV}$  and  $V_{VAC} > V_{BAT} + V_{SLEEP}$ ,  $T_J = -40^{\circ}C$  to 125°C and  $T_J = 25^{\circ}C$  for typical values (unless otherwise noted)

|                           | PARAMETER                                                                                | TEST CONDITIONS                                                                                             | MIN   | TYP   | MAX   | UNIT |
|---------------------------|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------|-------|-------|------|
| V <sub>BATOVP_RISE</sub>  | Battery overvoltage threshold                                                            | V <sub>BAT</sub> rising, as percentage of V <sub>BAT_REG</sub>                                              | 103%  | 104%  | 105%  |      |
| V <sub>BATOVP_FALL</sub>  | Battery overvoltage threshold                                                            | V <sub>BAT</sub> falling, as percentage of V <sub>BAT_REG</sub>                                             | 101%  | 102%  | 103%  |      |
| THERMAL REG               | ULATION AND THERMAL SHUTDOWN                                                             | _                                                                                                           |       |       | -     |      |
| T <sub>JUNCTION_REG</sub> | Junction Temperature Regulation Threshold                                                |                                                                                                             |       | 110   |       | °C   |
| T <sub>SHUT</sub>         | Thermal Shutdown Rising Temperature                                                      | Temperature Increasing                                                                                      |       | 160   |       | °C   |
| Γ <sub>SHUT_HYST</sub>    | Thermal Shutdown Hysteresis                                                              |                                                                                                             |       | 30    |       | °C   |
| JEITA THERMIS             | STOR COMPARATOR (BUCK MODE)                                                              |                                                                                                             |       |       | •     |      |
| V <sub>T1</sub>           | T1 (0°C) threshold, Charge suspended T1 below this temperature.                          | Charger suspends charge. As Percentage to V <sub>REGN</sub>                                                 | 72.4% | 73.3% | 74.2% |      |
| V <sub>T1</sub>           | Falling                                                                                  | As Percentage to V <sub>REGN</sub>                                                                          | 69%   | 71.5% | 74%   |      |
| V <sub>T2</sub>           | T2 (10°C) threshold, Charge back to I <sub>CHG</sub> /2 and 4.2 V below this temperature | As percentage of V <sub>REGN</sub>                                                                          | 67.2% | 68%   | 69%   |      |
| V <sub>T2</sub>           | Falling                                                                                  | As Percentage to V <sub>REGN</sub>                                                                          | 66%   | 66.8% | 67.7% |      |
| V <sub>T3</sub>           | T3 (45°C) threshold, charge back to ICHG and 4.05V above this temperature.               | Charger suspends charge. As Percentage to V <sub>REGN</sub>                                                 | 43.8% | 44.7% | 45.8% |      |
| V <sub>T3</sub>           | Falling                                                                                  | As Percentage to V <sub>REGN</sub>                                                                          | 45.1% | 45.7% | 46.2% |      |
| V <sub>T5</sub>           | T5 (60°C) threshold, charge suspended above this temperature.                            | As Percentage to V <sub>REGN</sub>                                                                          | 33.7% | 34.2% | 35.1% |      |
| V <sub>T5</sub>           | Falling                                                                                  | As Percentage to V <sub>REGN</sub>                                                                          | 34.5% | 35.3% | 36.2% |      |
| COLD OR HOT               | THERMISTER COMPARATOR (BOOST N                                                           | MODE)                                                                                                       |       |       | '     |      |
| V <sub>BCOLD</sub>        | Cold Temperature Threshold, TS pin<br>Voltage Rising Threshold                           | As Percentage to $V_{REGN}$ (Approx. $-20^{\circ}C$ w/ $103AT$ ), $-20^{\circ}C \le T_{J} \le 125^{\circ}C$ | 79.5% | 80%   | 80.5% |      |
| V <sub>BCOLD</sub>        | Falling                                                                                  | –20°C ≤ T <sub>J</sub> ≤ 125°C                                                                              | 78.5% | 79%   | 79.5% |      |
| V <sub>BHOT</sub>         | Hot Temperature Threshold, TS pin<br>Voltage falling Threshold                           | As Percentage to V <sub>REGN</sub> (Approx. 60°C w/ 103AT), −20°C ≤ T <sub>J</sub> ≤ 125°C                  | 30.2% | 31.2% | 32.2% |      |
| V <sub>BHOT</sub>         | Rising                                                                                   | –20°C ≤ T <sub>J</sub> ≤ 125°C                                                                              | 33.8% | 34.4% | 34.9% |      |
| CHARGE OVER               | CURRENT COMPARATOR (CYCLE-BY-                                                            | CYCLE)                                                                                                      |       |       | 1     |      |
| HSFET_OCP                 | HSFET cycle-by-cycle over-current threshold                                              |                                                                                                             | 5.2   |       | 8.0   | Α    |
| I <sub>BATFET_OCP</sub>   | System over load threshold                                                               |                                                                                                             | 6.0   |       |       | Α    |
| PWM                       |                                                                                          |                                                                                                             |       |       |       |      |
| f <sub>ow</sub>           | PWM switching frequency                                                                  | Oscillator frequency, buck mode                                                                             | 1320  | 1500  | 1680  | kHz  |
| f <sub>SW</sub>           | Trivi switching frequency                                                                | Oscillator frequency, boost mode                                                                            | 1170  | 1412  | 1500  | kHz  |
| D <sub>MAX</sub>          | Maximum PWM duty cycle <sup>(1)</sup>                                                    |                                                                                                             |       | 97%   |       |      |
| BOOST MODE                | OPERATION                                                                                |                                                                                                             |       |       |       |      |
| V <sub>OTG_REG</sub>      | Boost mode regulation voltage                                                            | $V_{VBAT} = 3.8 \text{ V}, I_{(PMID)} = 0 \text{ A}$                                                        | 4.972 | 5.126 | 5.280 | V    |
| V <sub>OTG_REG_ACC</sub>  | Boost mode regulation voltage accuracy                                                   | $V_{VBAT} = 3.8 \text{ V}, I_{(PMID)} = 0 \text{ A}$                                                        | -3    |       | 3     | %    |
| VDATI 01451 075           | Battery voltage exiting boost mode                                                       | V <sub>VBAT</sub> falling                                                                                   | 2.6   | 2.8   | 2.9   | V    |
| V <sub>BATLOWV_OTG</sub>  | Battery voltage entering boost mode                                                      | V <sub>VBAT</sub> rising                                                                                    | 2.9   | 3.0   | 3.15  | V    |
| I <sub>OTG</sub>          | OTG mode output current limit                                                            |                                                                                                             | 1.2   | 1.4   | 1.6   | Α    |
| V <sub>OTG_OVP</sub>      | OTG overvoltage threshold                                                                | Rising threshold                                                                                            | 5.55  | 5.8   | 6.15  | V    |
| REGN LDO                  |                                                                                          |                                                                                                             |       |       |       |      |

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

 $V_{VAC\_PRESENT} < V_{VAC\_OV}$  and  $V_{VAC\_OV}$  and  $V_{VAC\_OV}$  and  $V_{VAC\_PRESENT} < V_{VAC\_OV}$  and  $V_{VAC\_OV}$  and  $V_$ 

|                         | PARAMETER                                                                                    | TEST CONDITIONS                                    | MIN   | TYP | MAX  | UNIT |
|-------------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------|-------|-----|------|------|
| V <sub>REGN</sub>       | REGN LDO output voltage                                                                      | V <sub>VBUS</sub> = 9 V, I <sub>REGN</sub> = 40 mA | 5.6   | 6   | 6.65 | V    |
| V <sub>REGN</sub>       | REGN LDO output voltage                                                                      | V <sub>VBUS</sub> = 5 V, I <sub>REGN</sub> = 20 mA | 4.6   | 4.7 | 4.9  | V    |
| LOGIC I/O PIN           | CHARACTERISTICS (CE, PSEL, SCL, SI                                                           | DA, INT)                                           |       |     |      |      |
| V <sub>ILO</sub>        | Input low threshold CE                                                                       |                                                    |       |     | 0.4  | V    |
| V <sub>IH</sub>         | Input high threshold CE                                                                      |                                                    | 1.3   |     |      | V    |
| I <sub>BIAS</sub>       | High-level leakage current CE                                                                | Pull up rail 1.8 V                                 |       |     | 1    | μA   |
| V <sub>ILO</sub>        | Input low threshold OTG                                                                      |                                                    |       |     | 0.4  | V    |
| V <sub>IH</sub>         | Input high threshold OTG                                                                     |                                                    | 1.3   |     |      | V    |
| I <sub>BIAS</sub>       | High-level leakage current OTG                                                               | Pull up rail 1.8 V                                 |       |     | 1    | μA   |
| LOGIC I/O PIN           | CHARACTERISTICS (PG, STAT)                                                                   |                                                    |       |     |      |      |
| V <sub>OL</sub>         | Low-level output voltage                                                                     |                                                    |       |     | 0.4  | V    |
| D+/D- DETECT            | TION                                                                                         |                                                    |       |     |      |      |
| V <sub>D+_1P2</sub>     | D+ Threshold for Non-standard adapter (combined V1P2_VTH_LO and V1P2_VTH_HI)                 |                                                    | 1.05  |     | 1.35 | V    |
| I <sub>D+_LKG</sub>     | Leakage current into D+                                                                      | HiZ                                                | -1    |     | 1    | μA   |
| V <sub>D600MVSRC</sub>  | Voltage source (600 mV)                                                                      |                                                    | 500   | 600 | 700  | mV   |
| I <sub>D100UAISNK</sub> | D– current sink (100 μA)                                                                     | V <sub>D</sub> _ = 500 mV,                         | 50    | 100 | 150  | μA   |
| R <sub>D19K</sub>       | D– resistor to ground (19 kΩ)                                                                | V <sub>D</sub> _ = 500 mV,                         | 14.25 |     | 24.8 | kΩ   |
| V <sub>D0P325</sub>     | D– comparator threshold for primary detection                                                | D– pin Rising                                      | 250   |     | 400  | mV   |
| V <sub>D2P8</sub>       | D– Threshold for non-standard adapter (combined V2P8_VTH_LO and V2P8_VTH_HI)                 |                                                    | 2.55  |     | 2.85 | V    |
| V <sub>D2P0</sub>       | D– Comparator threshold for non-<br>standard adapter (For non-standard –<br>same as BQ2589x) |                                                    | 1.85  |     | 2.15 | V    |
| V <sub>D1P2</sub>       | D– Threshold for non-standard adapter (combined V1P2_VTH_LO and V1P2_VTH_HI)                 |                                                    | 1.05  |     | 1.35 | V    |
| I <sub>D- LKG</sub>     | Leakage current into D-                                                                      | HiZ                                                | -1    |     | 1    | μA   |

<sup>(1)</sup> Specified by design. Not production tested.

### 8.6 Timing Requirements

|                          | PARAMETER                                           | MIN                                            | NOM | MAX | UNIT |    |  |  |  |
|--------------------------|-----------------------------------------------------|------------------------------------------------|-----|-----|------|----|--|--|--|
| VBUS/BAT POWER UP        |                                                     |                                                |     |     |      |    |  |  |  |
| t <sub>ACOV</sub>        | VBUS OVP reaction time                              | VAC rising above ACOV threshold to turn off Q2 |     | 200 |      | ns |  |  |  |
| t <sub>BADSRC</sub>      | Bad adapter detection duration                      |                                                | 30  |     |      | ms |  |  |  |
| t <sub>TERM_DGL</sub>    | Deglitch time for charge termination                |                                                | -   | 250 |      | ms |  |  |  |
| t <sub>RECHG_DGL</sub>   | Deglitch time for recharge                          |                                                |     | 250 |      | ms |  |  |  |
| t <sub>SYSOVLD_DGL</sub> | System over-current deglitch time to turn off Q4    |                                                |     | 100 |      | μs |  |  |  |
| t <sub>BATOVP</sub>      | Battery overvoltage deglitch time to disable charge |                                                |     | 1   |      | μs |  |  |  |
| t <sub>SAFETY</sub>      | Typical Charge Safety Timer Range                   |                                                | 8   | 10  | 12   | hr |  |  |  |



## 8.7 Typical Characteristics





## 8.7 Typical Characteristics (continued)





# 9 Detailed Description

# 9.1 Overview

The BQ25606 is a highly integrated 3.0-A switch-mode battery charger for single cell Li-ion and Li-polymer batteries. It includes an input reverse-blocking FET (RBFET, Q1), high-side switching FET (HSFET, Q2), low-side switching FET (LSFET, Q3), and battery FET (BATFET, Q4), and bootstrap diode for the high-side gate drive.

Submit Document Feedback



# 9.2 Functional Block Diagram





## 9.3 Feature Description

#### 9.3.1 Device Power Up from Battery without Input Source

If only battery is present and the voltage is above depletion threshold (V<sub>BAT\_DPL\_RISE)</sub>, the BATFET turns on and connects battery to system. The REGN stays off to minimize the quiescent current. The low RDSON of BATFET and the low quiescent current on BAT minimize the conduction loss and maximize the battery run time.

The device always monitors the discharge current through BATFET (Supplement Mode). When the system is overloaded or shorted ( $I_{BAT} > I_{BATFET\_OCP}$ ), the device turns off BATFET immediately until the input source plugs in again.

### 9.3.2 Power Up from Input Source

When an input source is plugged in, the device checks the input source voltage to turn on REGN LDO and all the bias circuits. It detects and sets the input current limit before the buck converter is started. The power-up sequence from input source is as listed:

- 1. Power up REGN LDO
- 2. Poor source qualification
- 3. Input source type detection is based on D+/D- to set input current limit (IINDPM).
- 4. Input voltage limit threshold setting (VINDPM threshold)
- 5. Converter power up

#### 9.3.2.1 Power Up REGN Regulation

The REGN LDO supplies internal bias circuits as well as the HSFET and LSFET gate drive. The REGN also provides bias rail to TS external resistors. The pull-up rail of STAT can be connected to REGN as well. The REGN is enabled when all the below conditions are valid:

- V<sub>VAC</sub> above V<sub>VAC\_PRESENT</sub>
- V<sub>VAC</sub> above V<sub>BAT</sub> + V<sub>SLEEPZ</sub> in buck mode or VBUS below V<sub>BAT</sub> + V<sub>SLEEP</sub> in boost mode
- After 220-ms delay is completed

If any one of the above conditions is not valid, the device is in high impedance mode (HIZ) with REGN LDO off. The device draws less than IVBUS\_HIZ from VBUS during HIZ state. The battery powers up the system when the device is in HIZ.

#### 9.3.2.2 Poor Source Qualification

After REGN LDO powers up, the device confirms the current capability of the input source. The input source must meet both of the following requirements in order to start the buck converter.

- VAC voltage below V<sub>VAC OV</sub>
- VBUS voltage above V<sub>VBUSMIN</sub> when pulling I<sub>BADSRC</sub> (typical 30 mA)

If the device fails the poor source detection, it repeats poor source qualification every 2 seconds.

### 9.3.2.3 Input Source Type Detection

After the REGN LDO is powered, the device runs input source detection through D+/D- lines. The BQ25606 follows the USB Battery Charging Specification 1.2 (BC1.2) to detect input source (SDP/ DCP) and nonstandard adapter through USB D+/D- lines. The BQ25606 sets input current limit through D+/D- detection and ILIM pins.

### 9.3.2.3.1 D+/D- Detection Sets Input Current Limit in BQ25606

The BQ25606 contains a D+/D- based input source detection to set the input current limit at VBUS plug-in. The D+/D- detection includes standard USB BC1.2 and nonstandard adapter. When input source is plugged in, the device starts standard USB BC1.2 detections. The USB BC1.2 is capable to identify Standard Downstream Port (SDP) and Dedicated Charging Port (DCP). When the Data Contact Detection (DCD) timer expires, the nonstandard adapter detection is applied to set the input current limit. The nonstandard detection is used to distinguish vendor specific adapters (Apple and Samsung) based on their unique dividers on the D+/D- pins. If an adapter is detected as DCP, the input current limit is set at 2.4 A. If an adapter is detected as unknown, the input current limit is set at 500 mA by ILIM pin.

Product Folder Links: BQ25606

**Table 9-1. Nonstandard Adapter Detection** 

| Table V II Tellotalidal a / taaptel 2 ottotion |                                             |                                            |                         |  |  |  |  |  |  |
|------------------------------------------------|---------------------------------------------|--------------------------------------------|-------------------------|--|--|--|--|--|--|
| NONSTANDARD<br>ADAPTER                         | D+ THRESHOLD                                | D- THRESHOLD                               | INPUT CURRENT LIMIT (A) |  |  |  |  |  |  |
| Divider 1                                      | V <sub>D+</sub> within V <sub>D+ _2p8</sub> | V <sub>D</sub> _ within V <sub>D</sub> 2p0 | 2.1                     |  |  |  |  |  |  |
| Divider 2                                      | V <sub>D+</sub> within V <sub>D+ _1p2</sub> | V <sub>D</sub> _ within V <sub>D</sub> 1p2 | 2                       |  |  |  |  |  |  |
| Divider 3                                      | V <sub>D+</sub> within V <sub>D+ _2p0</sub> | V <sub>D</sub> _ within V <sub>D</sub> 2p8 | 1                       |  |  |  |  |  |  |
| Divider 4                                      | V <sub>D+</sub> within V <sub>D+ 2p8</sub>  | V <sub>D</sub> within V <sub>D</sub> 2p8   | 2.4                     |  |  |  |  |  |  |

Table 9-2. Input Current Limit Setting from D+/D- Detection

| D+/D- DETECTION     | INPUT CURRENT LIMIT (IINLIM) |
|---------------------|------------------------------|
| USB SDP (USB500)    | 500 mA                       |
| USB DCP             | 2.4 A                        |
| Divider 3           | 1 A                          |
| Divider 1           | 2.1 A                        |
| Divider 4           | 2.4 A                        |
| Divider 2           | 2 A                          |
| Unknown 5-V adapter | Set by ILIM pin              |

## 9.3.2.4 Input Voltage Limit Threshold Setting (VINDPM Threshold)

The device VINDPM is set at 4.3 V. The device supports dynamic VINDPM tracking which tracks the battery voltage. The device VINDPM tracks battery voltage with 200 mV offset such that when VBAT + 200 mV is greater than 4.3 V, the VINDPM value is automatically adjusted to VBAT + 200 mV.

#### 9.3.2.5 Converter Power Up

After the input current limit is set, the converter is enabled and the HSFET and LSFET start switching. If battery charging is disabled, BATFET turns off. Otherwise, BATFET stays on to charge the battery.

The device provides soft start when system rail is ramped up. When the system rail is below 2.2 V, the input current is limited to is to 200 mA . After the system rises above 2.2 V, the device limits input current to the value set by ILIM pin.

As a battery charger, the device deploys a highly efficient 1.5 MHz step-down switching regulator. The fixed frequency oscillator keeps tight control of the switching frequency under all conditions of input voltage, battery voltage, charge current and temperature, simplifying output filter design.

The device switches to PFM control at light load or when battery is below minimum system voltage setting or charging is disabled.

#### 9.3.3 Boost Mode Operation From Battery

The device supports boost converter operation to deliver power from the battery to other portable devices through USB port. The maximum output current is up to 1.2 A. The boost operation can be enabled if the conditions are valid:

- 1. BAT above V<sub>OTG BAT</sub>
- 2. VBUS less than BAT+V<sub>SLEEP</sub> (in sleep mode)
- 3. Boost mode operation is enabled (OTG pin HIGH)
- 4. Voltage at TS (thermistor) pin as a percentage of  $V_{REGN}$  is within acceptable range ( $V_{BHOT} < V_{TS} < V_{BCOLD}$ )
- 5. After 30-ms delay from boost mode enable

During boost mode, the VBUS output is 5.15 V and the output current can reach up to 1.2 A. The boost output is maintained when BAT is above  $V_{OTG\ BAT}$  threshold.

When OTG is enabled, the device starts up with PFM and later transits to PWM to minimize the overshoot.

### 9.3.4 Power Path Management

The device accommodates a wide range of input sources from USB, wall adapter, to car charger. The device provides automatic power path selection to supply the system (SYS) from input source (VBUS), battery (BAT), or both.

#### 9.3.4.1 Narrow VDC Architecture

When the battery is below the minimum system voltage setting, the BATFET operates in linear mode (LDO mode), and the system is typically 180 mV above the minimum system voltage setting. As the battery voltage rises above the minimum system voltage, the BATFET is fully on and the voltage difference between the system and battery is the  $V_{DS}$  of the BATFET.

When battery charging is disabled and above the minimum system voltage setting or charging is terminated, the system is always regulated at typically 50 mV above the battery voltage.



Figure 9-1. System Voltage vs Battery Voltage

#### 9.3.4.2 Dynamic Power Management

To meet maximum current limit in the USB specification and avoid over loading the adapter, the device features Dynamic Power management (DPM), which continuously monitors the input current and input voltage. When input source is overloaded, either the current exceeds the input current limit (IINDPM) or the voltage falls below the input voltage limit (VINDPM). The device then reduces the charge current until the input current falls below the input current limit or the input voltage rises above the input voltage limit.

When the charge current is reduced to zero, but the input source is still overloaded, the system voltage starts to drop. Once the system voltage falls below the battery voltage, the device automatically enters the supplement mode where the BATFET turns on and the battery starts discharging so that the system is supported from both the input source and battery.

### 9.3.4.3 Supplement Mode

When the system voltage falls below the battery voltage, the BATFET turns on and the BATFET gate is regulated the so that the minimum BATFET  $V_{DS}$  stays at 30 mV when the current is low. This prevents oscillation from entering and exiting the supplement mode.

As the discharge current increases, the BATFET gate is regulated with a higher voltage to reduce  $R_{DSON}$  until the BATFET is in full conduction. At this point onwards, the BATFET  $V_{DS}$  linearly increases with discharge current. shows the V-I curve of the BATFET gate regulation operation. The BATFET turns off to exit supplement mode when the battery is below battery depletion threshold.

## 9.3.5 Battery Charging Management

The device charges 1-cell Li-lon battery with up to 3.0-A charge current for high capacity tablet battery. The 19.5-m $\Omega$  BATFET improves charging efficiency and minimize the voltage drop during discharging.

Product Folder Links: BQ25606

omit Document Feedback

## 9.3.5.1 Autonomous Charging Cycle

With battery charging enabled ( $\overline{\text{CE}}$  pin is LOW), the device autonomously completes a charging cycle. The device default charging parameters are listed in Table 9-3.

**Table 9-3. Charging Parameter Default Setting** 

| DEFAULT MODE        | BQ25606                     |
|---------------------|-----------------------------|
| Charging voltage    | VSET controlled             |
| Charging current    | I <sub>CHG</sub> controlled |
| Precharge current   | 5% of ICHG                  |
| Termination current | 5% of ICHG                  |
| Temperature profile | JEITA                       |
| Safety timer        | 10 hours                    |

A new charge cycle starts when the following conditions are valid:

- Converter starts
- Battery charging is enabled (\(\overline{CE}\) is low)
- · No thermistor fault on TS
- · No safety timer fault

The charger device automatically terminates the charging cycle when the charging current is below termination threshold, battery voltage is above recharge threshold, and device not is in DPM mode or thermal regulation. When a fully charged battery is discharged below recharge threshold, the device automatically starts a new charging cycle. After the charge is done, toggle  $\overline{CE}$  pin can initiate a new charging cycle.

The STAT output indicates the charging status: charging (LOW), charging complete or charge disable (HIGH) or charging fault (blinking).

#### 9.3.5.2 Charging Termination

The device terminates a charge cycle when the battery voltage is above recharge threshold, and the current is below termination current. After the charging cycle is completed, the BATFET turns off. The converter keeps running to power the system, and BATFET can turn on again to engage Supplement Mode.

#### 9.3.5.3 Thermistor Qualification

The charger device provides a single thermistor input for battery temperature monitor.

### 9.3.5.4 JEITA Guideline Compliance During Charging Mode

To improve the safety of charging Li-ion batteries, JEITA guideline was released on April 20, 2007. The guideline emphasized the importance of avoiding a high charge current and high charge voltage at certain low and high temperature ranges.

To initiate a charge cycle, the voltage on TS pin must be within the VT1 to VT5 thresholds. If TS voltage exceeds the T1-T5 range, the controller suspends charging and waits until the battery temperature is within the T1 to T5 range.

At cool temperature (T1-T2), the charge current is reduced to 20% of programmed fast charge current. At warm temperature (T3-T5), the charge voltage is reduced to 4.1 V. Charge termination is disabled for cool and warm conditions.

Copyright © 2021 Texas Instruments Incorporated



T5



Figure 9-2. JEITA Profile: Charging Current

Figure 9-3. JEITA Profile: Charging Voltage

Equation 1 through Equation 2 describe updates to the resistor bias network.



Figure 9-4. TS Pin Resistor Network

$$RT2 = \frac{R_{NTC,T1} \times R_{NTC,T5} \times \left(\frac{1}{V_{T5}\%} - \frac{1}{V_{T1}\%}\right)}{R_{NTC,T1} \times \left(\frac{1}{V_{T1}\%} - 1\right) - R_{NTC,T5} \times \left(\frac{1}{V_{T5}\%} - 1\right)}$$
(1)

$$RT1 = \frac{\frac{1}{V_{T1}\%} - 1}{\frac{1}{R_{T2}} + \frac{1}{R_{NTC,T1}}}$$
 (2)

Select 0°C to 60°C range for Li-ion or Li-polymer battery:

- $RTH_{COLD} = 27.28 \text{ k}\Omega$
- $RTH_{HOT} = 3.02 \text{ k}\Omega$
- RT1 =  $5.23 \text{ k}\Omega$
- $RT2 = 30.9 k\Omega$

## 9.3.5.5 Boost Mode Thermistor Monitor during Battery Discharge Mode

For battery protection during boost mode, the device monitors the battery temperature to be within the V<sub>BCOLD</sub> to V<sub>BHOT</sub> thresholds. When temperature is outside of the temperature thresholds, the boost mode is suspended.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated



Figure 9-5. TS Pin Thermistor Sense Threshold in Boost Mode

#### 9.3.5.6 Charging Safety Timer

The device has built-in safety timer to prevent extended charging cycle due to abnormal battery conditions. The safety timer is two hours when the battery is below  $V_{BATLOWV}$  threshold and 10 hours when the battery is higher than  $V_{BATLOWV}$  threshold.

During input voltage, current, JEITA cool or thermal regulation, the safety timer counts at half clock rate as the actual charge current is likely to be below the register setting. For example, if the charger is in input current regulation throughout the whole charging cycle, the safety timer will expire in 20 hours.

During the fault, timer is suspended. Once the fault goes away, the timer resumes. If user stops the current charging cycle, and start again, timer gets reset.

## 9.3.6 Status Outputs ( PG, STAT)

## 9.3.6.1 Power Good Indicator (PG Pin)

The  $\overline{PG}$  pin goes LOW to indicate a good input source when:

- V<sub>BUS</sub> above V<sub>VBUS</sub> UVLO
- V<sub>BUS</sub> above battery (not in sleep)
- V<sub>BUS</sub> below V<sub>ACOV</sub> threshold
- V<sub>BUS</sub> above V<sub>POOSRC</sub> (typical 3.8 V) when I<sub>BADSRC</sub> (typical 30 mA) current is applied (not a poor source)
- Completed Section 9.3.2.3

### 9.3.6.2 Charging Status Indicator (STAT)

The device indicates charging state on the open drain STAT pin. The STAT pin can drive LED.

#### Table 9-4. STAT Pin State

| CHARGING STATE                                                                         | STAT INDICATOR   |
|----------------------------------------------------------------------------------------|------------------|
| Charging in progress (including recharge)                                              | LOW              |
| Charging termination (top off timer may be running)                                    | HIGH             |
| Sleep mode, charge disable, boost mode                                                 | HIGH             |
| Charge suspend (input overvoltage, TS fault, safety timer fault or system overvoltage) | Blinking at 1 Hz |

### 9.3.7 Protections

#### 9.3.7.1 Input Current Limit

The device's ILIM pin is to program maximum input current when D+/D- detection identifies an unknown adaptor plugged in. The maximum input current is set by a resistor from ILIM pin to ground as:



$$I_{\text{INMAX}} = \frac{K_{\text{ILIM}}}{R_{\text{ILIM}}} \tag{3}$$

#### 9.3.7.2 Voltage and Current Monitoring in Converter Operation

The device closely monitors the input and system voltage, as well as internal FET currents for safe buck and boost mode operation.

#### 9.3.7.2.1 Voltage and Current Monitoring in Buck Mode

#### 9.3.7.2.1.1 Input Overvoltage (ACOV)

If VAC exceeds V<sub>VAC OV</sub>, HSFET stops switching immediately.

### 9.3.7.2.1.2 System Overvoltage Protection (SYSOVP)

The charger device clamps the system voltage during load transient so that the components connect to system would not be damaged due to high voltage. SYSOVP threshold is 350 mV above minimum system regulation voltage when the system is regulate at  $V_{SYS\_MIN}$ . Upon SYSOVP, converter stops switching immediately to clamp the overshoot. The charger provides  $\overline{30}$ -mA discharge current ( $I_{SYSLOAD}$ ) to bring down the system voltage.

#### 9.3.7.3 Voltage and Current Monitoring in Boost Mode

The device closely monitors the VBUS voltage, as well as RBFET and LSFET current to ensure safe boost mode operation.

#### 9.3.7.3.1 VBUS Soft Start

When the boost function is enabled, the device soft-starts boost mode to avoid inrush current.

#### 9.3.7.3.2 VBUS Output Protection

The device monitors boost output voltage and other conditions to provide output short circuit and overvoltage protection. The boost build in accurate constant current regulation to allow OTG to adapt to various types of load. If a short circuit is detected on VBUS, boost turns off and retries 7 times. If retries are not successful, OTG is disabled.

## 9.3.7.3.3 Boost Mode Overvoltage Protection

When the VBUS voltage rises above regulation target and exceeds VOTG\_OVP, the device stop switching.

#### 9.3.7.4 Thermal Regulation and Thermal Shutdown

## 9.3.7.4.1 Thermal Protection in Buck Mode

The BQ25606 monitors the internal junction temperature  $T_J$  to avoid overheat of the chip and limits the IC surface temperature in buck mode. When the internal junction temperature exceeds thermal regulation limit (110°C), the device lowers down the charge current. During thermal regulation, the actual charging current is usually below the programmed battery charging current. Therefore, termination is disabled, the safety timer runs at half the clock rate.

#### 9.3.7.4.2 Thermal Protection in Boost Mode

The device monitors the internal junction temperature to provide thermal shutdown during boost mode. When IC junction temperature exceeds  $T_{SHUT}$  (160°C), the boost mode is disabled and BATFET is turned off. When IC junction temperature is below  $T_{SHUT}$ (160°C) -  $T_{SHUT\_HYS}$  (30°C), the BATFET is enabled automatically to allow system to restore.

### 9.3.7.5 Battery Protection

#### 9.3.7.5.1 Battery Overvoltage Protection (BATOVP)

The battery overvoltage limit is clamped at 4% above the battery regulation voltage. When battery over voltage occurs, the charger device immediately disables charging.

Product Folder Links: BQ25606

### 9.3.7.5.2 Battery Overdischarge Protection

When battery is discharged below  $V_{BAT\_DPL\_FALL}$ , the BATFET is turned off to protect battery from overdischarge. To recover from overdischarge latch-off, an input source plug-in is required at VBUS. The battery is charged with  $I_{SHORT}$  (typically 100 mA) current when the  $V_{BAT} < V_{SHORT}$ , or precharge current as set by 5% of ICHG when the battery voltage is between  $V_{SHORTZ}$  and  $V_{BAT\_LOWV}$ .

#### 9.3.7.5.3 System Overcurrent Protection

When the system is shorted or significantly overloaded ( $I_{BAT} > I_{BATOP}$ ) and the current exceeds BATFET overcurrent limit, the BATFET latches off. The BATFET latch can be reset with VBUS plug-in.

## 10 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 10.1 Application Information

A typical application consists of the device configured as a stand-alone power path management device and a single cell battery charger for Li-lon and Li-polymer batteries used in a wide range of Smartphone and other portable devices. It integrates an input reverse-block FET (RBFET, Q1), high-side switching FET (HSFET, Q2), low-side switching FET (LSFET, Q3), and battery FET (BATFET Q4) between the system and battery. The device also integrates a bootstrap diode for the high-side gate drive.

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback



### **10.2 Typical Application**



Figure 10-1. BQ25606 Application Diagram

# 10.2.1 Design Requirements

Table 10-1. Design Parameters

| PARAMETER                             | VALUE         |
|---------------------------------------|---------------|
| V <sub>BUS</sub> voltage range        | 4 V to 13.5 V |
| Input current limit (D+/D- detection) | 2.4 A         |
| Fast charge current limit (ICHG pin)  | ICHG pin      |
| Minimum system voltage                | 3.5 V         |
| Battery regulation voltage (VSET pin) | 4.2 V         |

## 10.2.2 Detailed Design Procedure

#### 10.2.2.1 Inductor Selection

The 1.5-MHz switching frequency allows the use of small inductor and capacitor values to maintain an inductor saturation current higher than the charging current ( $I_{CHG}$ ) plus half the ripple current ( $I_{RIPPLE}$ ):

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

$$I_{SAT} \ge I_{CHG} + (1/2) I_{RIPPLE} \tag{4}$$

The inductor ripple current depends on the input voltage ( $V_{VBUS}$ ), the duty cycle (D =  $V_{BAT}/V_{VBUS}$ ), the switching frequency ( $f_S$ ) and the inductance (L).

$$I_{RIPPLE} = \frac{V_{IN} \times D \times (1 - D)}{fs \times L}$$
(5)

The maximum inductor ripple current occurs when the duty cycle (D) is 0.5 or approximately 0.5. Usually inductor ripple is designed in the range between 20% and 40% maximum charging current as a trade-off between inductor size and efficiency for a practical design.

#### 10.2.2.2 Input Capacitor

Design input capacitance to provide enough ripple current rating to absorb input switching ripple current. The worst case RMS ripple current is half of the charging current when duty cycle is 0.5. If the converter does not operate at 50% duty cycle, then the worst case capacitor RMS current I<sub>Cin</sub> occurs where the duty cycle is closest to 50% and can be estimated using Equation 6.

$$I_{CIN} = I_{CHG} \times \sqrt{D \times (1 - D)}$$
(6)

Low ESR ceramic capacitor such as X7R or X5R is preferred for input decoupling capacitor and should be placed to the drain of the high-side MOSFET and source of the low-side MOSFET as close as possible. Voltage rating of the capacitor must be higher than normal input voltage level. A rating of 25 V or higher capacitor is preferred for 15-V input voltage. Capacitance of 22 µF is suggested for typical of 3-A charging current.

#### 10.2.2.3 Output Capacitor

Ensure that the output capacitance has enough ripple current rating to absorb the output switching ripple current. Equation 7 shows the output capacitor RMS current I<sub>COUT</sub> calculation.

$$I_{COUT} = \frac{I_{RIPPLE}}{2 \times \sqrt{3}} \approx 0.29 \times I_{RIPPLE}$$
(7)

The output capacitor voltage ripple can be calculated as follows:

$$\Delta V_{O} = \frac{V_{OUT}}{8LCfs^{2}} \left( 1 - \frac{V_{OUT}}{V_{IN}} \right)$$
(8)

At certain input and output voltage and switching frequency, the voltage ripple can be reduced by increasing the output filter LC.

The charger device has internal loop compensation optimized for ≤20-µF ceramic output capacitance. The preferred ceramic capacitor is 10-V rating, X7R or X5R.

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback



### 10.2.3 Application Curves





















# 11 Power Supply Recommendations

In order to provide an output voltage on SYS, the BQ25606 device requires a power supply between 3.9-V and 13.5-V input with at least 100-mA current rating connected to VBUS and a single-cell Li-lon battery with voltage  $> V_{BATUVLO}$  connected to BAT. The source current rating needs to be at least 3 A in order for the buck converter of the charger to provide maximum output power to SYS.



# 12 Layout

## 12.1 Layout Guidelines

The switching node rise and fall times should be minimized for minimum switching loss. Proper layout of the components to minimize high frequency current path loop (see Figure 12-1) is important to prevent electrical and magnetic field radiation and high frequency resonant problems. Follow this specific order carefully to achieve the proper layout.

- 1. Place input capacitor as close as possible to PMID pin and GND pin connections and use shortest copper trace connection or GND plane.
- 2. Place inductor input pin to SW pin as close as possible. Minimize the copper area of this trace to lower electrical and magnetic field radiation but make the trace wide enough to carry the charging current. Do not use multiple layers in parallel for this connection. Minimize parasitic capacitance from this area to any other trace or plane.
- 3. Put output capacitor near to the inductor and the device. Ground connections need to be tied to the IC ground with a short copper trace connection or GND plane.
- 4. Route analog ground separately from power ground. Connect analog ground and connect power ground separately. Connect analog ground and power ground together using thermal pad as the single ground connection point. Or using a 0-Ω resistor to tie analog ground to power ground.
- 5. Use single ground connection to tie charger power ground to charger analog ground. Just beneath the device. Use ground copper pour but avoid power pins to reduce inductive and capacitive noise coupling.
- 6. Place decoupling capacitors next to the IC pins and make trace connection as short as possible.
- 7. It is critical that the exposed thermal pad on the backside of the device package be soldered to the PCB ground. Ensure that there are sufficient thermal vias directly under the IC, connecting to the ground plane on the other layers.
- 8. Ensure that the number and sizes of vias allow enough copper for a given current path.

Refer to the BQ25601 and BQ25601D (PWR877) Evaluation Module User's Guide for the recommended component placement with trace and via locations. For the VQFN information, refer to the Quad Flatpack No-Lead Logic Packages Application Report and QFN and SON PCB Attachment Application Report.

### 12.2 Layout Example



Figure 12-1. High Frequency Current Path





Figure 12-2. Layout Example



## 13 Device and Documentation Support

## 13.1 Device Support

## 13.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## 13.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 13.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 13.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 13.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 13.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated



# 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| BQ25606RGER      | ACTIVE | VQFN         | RGE                | 24   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | BQ25606                 | Samples |
| BQ25606RGET      | ACTIVE | VQFN         | RGE                | 24   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | BQ25606                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | _    | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| BQ25606RGER | VQFN | RGE                | 24 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| BQ25606RGET | VQFN | RGE                | 24 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 3-Jun-2022



## \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| BQ25606RGER | VQFN         | RGE             | 24   | 3000 | 367.0       | 367.0      | 35.0        |
| BQ25606RGET | VQFN         | RGE             | 24   | 250  | 210.0       | 185.0      | 35.0        |

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4204104/H



PLASTIC QUAD FLATPACK- NO LEAD



NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations..



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated