



# **CryoModel: Cryogenic CMOS Computer Modeling Tools**

#### **Dongmoon Min**

E-mail: <u>dongmoon.min@snu.ac.kr</u>

Web: <a href="https://hpcs.snu.ac.kr/~dongmoon">https://hpcs.snu.ac.kr/~dongmoon</a>

High Performance Computer System (HPCS) Lab Department of Electrical and Computer Engineering Seoul National University



# Why cryogenic CMOS computing?



**Conventional Computing** 

Suffer from the power wall and performance wall problems



# Why cryogenic CMOS computing?



e.g., 77K, 4K

**Cryogenic Computing** 

Resolve the power wall and performance wall problems



# Key benefits of cryogenic CMOS computing

#### **#1: Low leakage current**



#### **#2: Low wire resistivity**





**Reduce static power** 



**Reduce transfer latency** 



# Key benefits of cryogenic CMOS computing





**Reduce static power** 



**Reduce transfer latency** 



#### **CryoModel overview**

#### CryoModel covers various cryogenic CMOS-architecture units!

#### **Memory**



Cryogenic DRAM [ISCA'19, ISCA'21]

#### Cache



Cryogenic Cache [ASPLOS'20]

#### **Processor**



Cryogenic Core, Network [ISCA'20, ASPLOS'22]

77K memory modeling

77K logic modeling

#### **Quantum computer**



Quantum controller [ISCA'22]

4K memory & logic modeling



#### CryoModel overview

# In this talk, I will cover two sub-models, (1) 77K/4K CMOS memory modeling

- Case #1: 77K-optimal DRAM [ISCA'19]
- Case #2: 77K-optimal cache architecture [ASPLOS'20]

#### (2) 77K/4K CMOS logic modeling

- Case #3: Scalability of 4K CMOS QCP [ISCA'22]



#### Index

- CryoModel Overview
- 77K/4K CMOS memory modeling tool
- 77K/4K CMOS logic modeling tool
- Summary



### 77K/4K memory modeling overview

- Memory model predicts latency and power of 77K/4K memories
- Memory model consists of CryoMOSFET and CryoMEM





• CryoMOSFET predicts low-temperature  $I_{on}$ ,  $I_{sub}$ ,  $I_{gate}$ ,  $R_{wire}$  by modeling three temperature sensitive variables





• CryoMOSFET predicts low-temperature  $I_{on}$ ,  $I_{sub}$ ,  $I_{gate}$ ,  $R_{wire}$  by modeling three temperature sensitive variables

#### **Targets of MOSFET model**





• CryoMOSFET predicts low-temperature  $I_{on}$ ,  $I_{sub}$ ,  $I_{gate}$ ,  $R_{wire}$  by modeling three temperature sensitive variables

#### **Targets of MOSFET model**









1 Obtain 300K MOSFET variables





**V**<sub>sat,300K</sub>





- Obtain 300K MOSFET variables
- 2 Convert 300K variables to 77K variables







$$u_{eff,77K} = u_{eff,300K} \times 2.1$$

$$V_{sat,77K} = V_{sat,300K} \times 2.2$$

$$V_{sat,77K} = V_{sat,300K} \times 2.2$$
  $V_{th,77K} = V_{th,300K} \times 1.3$ 



- 1 Obtain 300K MOSFET variables
- 2 Convert 300K variables to 77K variables
- (3) Calculate MOSFET characteristics at 77K







$$u_{eff,77K} = u_{eff,300K} \times 2.1$$
  $v_{sat,77K} = v_{sat,300K} \times 2.2$   $V_{th,77K} = V_{th,300K} \times 1.3$ 

(3) 
$$I_{on} = F_1(u_{eff}, v_{sat}, V_{th}, ...) \} I_{on, 77K}$$



### 77K/4K memory modeling

 By using MOSFET characteristics from CryoMOSFET, we can predict latency and power of 77K/4K memories





## 77K/4K memory modeling

 By using MOSFET characteristics from CryoMOSFET, we can predict latency and power of 77K/4K memories





# Installing the pre-required packages

- > sudo apt install python3.8-dev python3-pip \ libprotobuf-dev protobuf-compiler libboost1.65-all-dev
- > python3.8 -m pip install protobuf cython numpy

We believe you already installed the packages.



#### Downloading/building the memory model

#### # Downloading CryoModel

- > git clone https://github.com/SNU-HPCS/CryoModel.git
- > cd CryoModel/CryoMEM



#### How to run memory model? (1/3)

```
> ./memory_model.py {config_file} {temperature} {node} \
{vdd} {vth0} {capacity} {memory-type} {vdd_wl} {vth0_wl}
```

#### {config\_file}

- Memory model supports SRAM, 3T-eDRAM, and DRAM
- User should edit the config file to change detailed memory config (e.g., bank count, associativity, IO width)

#### {temperature}

We recommend to use 300K, 77K, and 4K
 (Parameters at other temperatures are linearly fitted)



#### How to run memory model? (2/3)

```
> ./memory_model.py {config_file} {temperature} {node} \
{vdd} {vth0} {capacity} {memory-type} {vdd_wl} {vth0_wl}
```

- {node}
  - We recommend to use the technology larger than 22nm (our MOSFET model supports the planar MOSFET only)
- {vdd}
  - Vdd should be higher than Vth0
     (our MOSFET model supports the saturation region only)
- {vth0}
  - Threshold voltages of both on/off states should be higher than 0V (CryoMOSFET reports error!)



#### How to run memory model? (3/3)

```
> ./memory_model.py {config_file} {temperature} {node} \
{vdd} {vth0} {capacity} {memory-type} {vdd_wl} {vth0_wl}
```

- {vdd\_wl}
  - Source voltage of the DRAM wordline transistor
  - vdd\_wl can be lower than vth0\_wl
     ("vdd\_wl+vth0\_wl" is applied to the gate and it guarantees the saturation region)
- {vth0 wl}
  - Threshold voltage of the DRAM wordline transistor
  - Threshold voltages of both on/off states should be higher than 0V (CryoMOSFET will report error!)



#### Case study #1.

Let's show the maximum performance gain and power reduction of 77K DRAM! [ISCA'19]



#### Evaluating the 77K DRAM memory (1/5)

```
# 300K 8Gb DRAM device (baseline)
> ./memory_model.py ./configs/DRAM.cfg 300 32 \
1.0 0.4 8 dram 1.0 1.0
```





### Evaluating the 77K DRAM memory (2/5)

```
# 77K 8Gb DRAM device
> ./memory_model.py ./configs/DRAM.cfg 77 32 \
1.0 0.4 8 dram 1.0 1.0
```





## Evaluating the 77K DRAM memory (3/5)

With CryoModel, we find the perf.- or power-optimal Vdd & Vth



#### Power-optimized DRAM

- Lowest power for same performance
- Maximum power-reduction potential

#### Performance-optimized DRAM

- Highest performance for same power
- Maximum performance potential



### Evaluating the 77K DRAM memory (4/5)

```
# 77K 8Gb DRAM device with voltage scaling
> ./memory model.py ./configs/DRAM.cfg 77 32 \
```

1.05 0.275 8 dram 0.5 0.35





#### **Evaluating the 77K DRAM memory (5/5)**

```
# 77K 8Gb DRAM device with voltage scaling
> ./memory_model.py ./configs/DRAM.cfg 77 32 \
    0.25 0.2 8 dram 0.35 0.35
```





#### Case study #2.

Let's architect the 77K-optimal L1, L2, and L3 caches with various cell technologies! [ASPLOS'20]



#### Optimal cell technology at 77K

#### SRAM and 3T-eDRAM is a promising cell technology at 77K

#### 300K





#### Optimal cell technology at 77K

#### SRAM and 3T-eDRAM is a promising cell technology at 77K

**77K** 

|                     | SRAM           | 3T-eDRAM                    |
|---------------------|----------------|-----------------------------|
| Schematic           | WL WL WL WL BL | WWL Storage node PS Vdd RWL |
| Density             | 1              | 2.13                        |
| Speed               | Fastest        | Fast                        |
| Power               | -              | Low static power            |
| Refresh<br>overhead | -              | Negligible refresh overhead |



#### SRAM & 3T-eDRAM for L1 caches (1/3)

```
# 300K 64KB SRAM (baseline)
```

> ./memory\_model.py configs/cache-sram.cfg 300 \
22 0.8 0.5 65536 cache







## Finding the PDP-optimal voltage level

With CryoModel, we can find the 77K-optimal Vdd & Vth

PDP of 77K SRAM caches



300K point: Vdd=0.8V / Vth=0.5V



77K point: Vdd=0.44V / Vth=0.26V



#### SRAM & 3T-eDRAM for L1 caches (2/3)

```
# 77K 64KB SRAM
```

> ./memory\_model.py configs/cache-sram.cfg 77 \
22 0.44 0.26 65536 cache







### SRAM & 3T-eDRAM for L1 caches (3/3)

```
# 77K 128KB 3T-eDRAM
  ./memory model.py configs/cache-3tedram.cfg 77 \
```

22 0.44 0.26 **131072** cache







#### SRAM & 3T-eDRAM for L1 caches (3/3)

```
# 77K 128KB 3T-eDRAM
> ./memory model.py configs/cache-3tedram.cfg 77 \
   SRAM is suitable for latency-sensitive dynamic-power
                           dominant L1 design!
0.3
                                           17%
                           0.004 -
                                                 0.0042
0.2
                                         0.0036
                           0.002
0.1
                                                                      0.29
                                                                             0.082
    300K SRAM
            77K Vopt.
                   77K Vopt.
                                 300K SRAM
                                         77K Vopt.
                                                77K Vopt.
                                                             300K SRAM
                                                                     77K Vopt.
                                                                            77K Vopt.
             SRAM
                    eDRAM
                                          SRAM
                                                 eDRAM
                                                                             eDRAM
                                                                      SRAM
```



#### SRAM & 3T-eDRAM for L2/L3 caches (1/3)

```
# 300K 8MB SRAM cache (baseline)
> ./memory model.py configs/cache-sram.cfg 300 \
```

22 0.8 0.5 8388068 cache







#### SRAM & 3T-eDRAM for L2/L3 caches (2/3)

```
# 77K 8MB SRAM cache
```

> ./memory\_model.py configs/cache-sram.cfg 77 \

22 **0.44 0.26** 8388068 cache







#### SRAM & 3T-eDRAM for L2/L3 caches (3/3)

```
# 77K 16MB 3T-eDRAM cache
> ./memory model.py configs/cache-3tedram.cfg 77 \
```

22 0.44 0.26 **16777216** cache





#### SRAM & 3T-eDRAM for L2/L3 caches (3/3)

```
# 77K 16MB 3T-eDRAM cache
> ./memory model.py configs/cache-3tedram.cfg 77 \
      3T-eDRAM is suitable for capacity-sensitive static
                power dominant L2 and L3 design!
             small
                                                        30
                          0.004 -
                                                0.054
                   1.88
                                                        20
            1.63
                                         0.047
                          0.002
                                                        10
   300K SRAM
           77K Vopt.
                  77K Vopt.
                                300K SRAM
                                        77K Vopt.
                                               77K Vopt.
                                                                           77K Vopt.
                                                            300K SRAM
                                                                    77K Vopt.
            SRAM
                   eDRAM
                                         SRAM
                                                eDRAM
                                                                     SRAM
                                                                            eDRAM
```



#### Propose CryoCache [ASPLOS'20]

|          | SRAM               | 3T-eDRAM          |
|----------|--------------------|-------------------|
| Latency  | Low latency        | -                 |
| Capacity | 1                  | High capacity     |
| Energy   | Low dynamic energy | Low static energy |

For L1 design For L2 & L3 design

CryoCache: 77K-optimal cache architecture SRAM for L1 design and 3T-eDRAM for L2 & L3 design



#### Index

- CryoModel Overview
- 77K/4K CMOS memory modeling tool
- 77K/4K CMOS logic modeling tool
- Summary



#### 77K/4K logic modeling overview

- Logic model predicts the latency and power of 77K/4K logics
- Logic model supports any Verilog-defined circuit designs



# 77K/4K logic: Critical-path delay model

 Logic model predicts the critical-path delay at 77K/4K by calculating the transistor & wire delays separately





#### 77K/4K logic: Power model

 Logic model predicts the 77K/4K power consumption by calculating the static and dynamic power separately





#### How to run the logic model? (1/3)

```
> cd ../CryoPipeline
> ls
```

- src\_vlg/
  - Target Verilog code
- dc\_compile/
  - Design Compiler / Milkyway scripts
- milky-\*/, freepdk-45nm/
  - Logical / Physical libraries
- latency\_results/, \*.ddc
  - Synthesis results

- logic\_model.py
  - Orchestrate all the functionality of CryoPipeline (i.e., library generation, synthesis, critical-path analysis, final-result report).



#### How to run the logic model? (2/3)

```
> ./logic_model.py --design_name {design name} \
   --temperature {temp.} --node {node} --vdd {vdd} --vth {vth0}
```

- {design name}
  - The name of the target Verilog design
- {temperature}
  - We support the 300K, 77K, and 4K only
- {node}
  - We support the 45nm technology only (FreePDK45nm is the only editable open-source library)



#### How to run the logic model? (3/3)

> mv {target Verilog design} ./src vlg

- User should construct "./src\_vlg" with their target Verilog design
  - For tutorial, we construct "./src\_vlg" based on PSU used in XQsim [ISCA'22]
  - You can apply any Verilog design instead of this design for your own research



#### Case study #3.

Let's evaluate the scalability of the 4K-CMOS quantum control processor (QCP)! [ISCA'22]



- 4K CMOS-device power can limit the QCP's scalability!
  - QCP is the hardware for quantum-error correction support.



**Quantum control processor (QCP)** 



- 4K CMOS-device power can limit the QCP's scalability!
  - QCP is the hardware for quantum-error correction support.



Wire heat > 4K power budget



- 4K CMOS-device power can limit the QCP's scalability!
  - QCP is the hardware for quantum-error correction support.



Utilize scalable Supercon. wire



<QCP with 4K CMOS>

Wire heat > 4K power budget



- 4K CMOS-device power can limit the QCP's scalability!
  - QCP is the hardware for quantum-error correction support.



Utilize scalable Supercon. wire





<QCP with 4K CMOS>

Wire heat > 4K power budget

**4K CMOS** power > **4K** power budget



- 4K CMOS-device power can limit the QCP's scalability!
  - QCP is the hardware for quantum-error correction support.

To evaluate QCP's scalability, we should predict the 4K device power consumption.

→ CryoModel can predict 4K CMOS power consumption!



Wire heat > 4K power budget

4K CMOS power > 4K power budget



```
# 300K logic design (baseline)
> ./logic_model.py --design_name PSU --temperature 300
```









```
# 77K logic design with circuit-level optimization
> ./logic_model.py --design_name PSU --temperature 4
```





CryoModel can find the power-optimized design to increase the scalability.

#### Latency and power for various voltages



#### Power-optimized design

- Lowest power for same performance
- We use this design for our quantum control processor [ISCA'22]



```
# 77K logic design with power-oriented voltage scaling
> ./logic_model.py --design_name PSU --temperature 4 \
    --vdd 0.38 --vth 0.123
```









```
# 77K logic design with power-oriented voltage scaling
> ./logic_model.py --design_name PSU --temperature 4 \
```

# You can also evaluate the impact of your microarchitectural optimizations with CryoModel!





#### Index

- CryoModel Overview
- 77K CMOS memory modeling tool
- 77K CMOS logic modeling tool
- 4K CMOS memory and logic modeling tool
- Summary



# **CryoModel: Summary**

- Cryogenic, superconductor, and quantum computing require CryoCMOS running at 77K and 4K.
- CryoModel predicts the latency & power of CryoCMOS.
  - Memory model supports SRAM, 3T-eDRAM, and DRAM at 77K and 4K
  - Logic model supports Verilog-defined circuit design at 77K and 4K

If you want to use CMOS circuits for cryogenic, superconductor, and quantum computing, please use CryoModel.



# Thank You!

#### **Dongmoon Min**

High Performance Computer System (HPCS) Lab. Department of Electrical and Computer Engineering Seoul National University

E-mail: dongmoon.min@snu.ac.kr

Web: <a href="https://hpcs.snu.ac.kr/~dongmoon">https://hpcs.snu.ac.kr/~dongmoon</a>