



# XQsim: Scalability analysis tool for the fault-tolerant quantum control processor

#### **Ilkwon Byun**

E-mail: ik.byun@snu.ac.kr

High Performance Computer System (HPCS) Lab Department of Electrical and Computer Engineering Seoul National University



# Toward large-scale quantum computer



We need a fault-tolerant quantum computer with 10+K physical qubits!



# Scalable quantum control system

 We need a scalable quantum-classical interface and quantum control processor





# Targeting "scalable control processor"

Scalable QCP has not been actively explored yet



Actively explored scalable QC interface: Run at 4K to utilize scalable interconnects



# Targeting "scalable control processor"

Scalable QCP has not been actively explored yet



We should explore a scalable QCP architecture



# Limited scalability of today's QCP



#### **#1. Microarchitecture**

No scalable µarch unit for the fault-tolerant quantum computing

#### **#2. Temperature**

300K operation

- → Huge 300K-4K data transfer
- → Wire heat > 4K power budget

#### **#3. Technology**

Performance-limited CMOS

- → Slow QED or Low inst. BW
- **→ Decoherence error**





- **#1. Microarchitecture**
- (+) Scalable FTQC unit research

- **#2. Temperature**
- (+) 4K operation

- #3. Technology
- (+) Fast & Low-power SFQ









- **#1. Microarchitecture**
- (+) Scalable FTQC unit research
- (-) Limited µarch coverage
- **#2. Temperature**
- (+) 4K operation
- (-) 4K device power dissipation
- #3. Technology
- (+) Fast & Low-power SFQ
- (-) Non-trivial scalable design







# Goal: QCP scalability analysis tool

• Evaluate the QCP's scalability for various  $\mu$ arch, temperature, and device technologies

QCP microarchitecture



Temperature & Technology









# Goal: QCP scalability analysis tool

• Evaluate the QCP's scalability for various  $\mu$ arch, temperature, and device technologies

QCP microarchitecture

Scalability metrics

We developed an open-source tool, XQsim: Cross-technology QCP simulation framework



analysis tool





# **XQsim: Overview**







# **XQsim: Overview**





## **Tutorial outline**

### 1. Configuration file

Example configuration filles

#### 2. XQ-estimator

- CMOS model demonstration
- SFQ model demonstration

### 3. XQ-simulator

- Quantum compiler demonstration
- Single run demonstration
- Scalability analysis demonstration

We will provide all the demonstrations with the prepared notebook file



## Index

- Motivation & Outline
- Configuration
- XQ-estimator
- XQ-simulator
- Summary



# Configuration

XQsim requires a configuration file with three fields:

#### arch\_unit

•

PSU:  $\mu$ arch, temp, tech

TCU:  $\mu$ arch, temp, tech

EDU:  $\mu$ arch, temp, tech

•

#### qubit\_plane

code\_dist

block\_type

physical\_error\_rate

#### scale\_constraint

gate\_latency

4K\_power\_budget

digital\_cable\_heat



# Configuration: arch\_unit (1/2)

- Define each architectural unit's configuration
  - -Microarchitecture ( $\mu$ arch)
    - "baseline" for every unit + opt. microarchitectures for PSU/TCU/EDU
  - Temperature & Technology (temp\_tech)
    - 300K\_CMOS\_ / 4K\_CMOS\_(vopt) / 4K\_RSFQ / 4K\_ERSFQ

#### Microarchitecture



**Temperature & Technology** 



baseline



# Configuration: arch\_unit (2/2)

- Define each architectural unit's configuration
  - -Microarchitecture ( $\mu$ arch)
    - "baseline" for every unit + opt. microarchitectures for PSU/TCU/EDU
  - Temperature & Technology (temp\_tech)
    - 300K\_CMOS\_ / 4K\_CMOS\_(vopt) / 4K\_RSFQ / 4K\_ERSFQ

nearfuture\_RSFQ\_opt

```
QID: \{\mu \text{arch} : \text{baseline, temp\_tech: } 300\text{K\_CMOS} \}
PSU: \{\mu \text{arch} : \text{maskshare, temp\_tech: } 4\text{K\_RSFQ} \}
TCU: \{\mu \text{arch} : \text{simplebuf, temp\_tech: } 4\text{K\_RSFQ} \}
EDU: \{\mu \text{arch} : \text{baseline, temp\_tech: } 300\text{K\_CMOS} \}
LMU: \{\mu \text{arch} : \text{baseline, temp\_tech: } 300\text{K\_CMOS} \}
```





# Configuration: arch\_unit (2/2)

- Define each architectural unit's configuration
  - -Microarchitecture ( $\mu$ arch)
    - "baseline" for every unit + opt. microarchitectures for PSU/TCU/EDU

We can apply different microarchitecture, temperature, and technology for each architectural unit





# Configuration: qubit\_plane (1/2)

- Define the configurations for the physical qubit plane
  - Surface code distance (code\_dist)
  - Physical qubit error rate (phy\_err\_rate)





# Configuration: qubit\_plane (2/2)

- Define the configurations for the physical qubit plane
  - Code distance (code\_dist)
  - Physical qubit error rate (phy\_err\_rate)
  - Distillation block or FastData block [1] (block\_type)





# **Configuration: scale\_constraint**

### Define parameters related to the scalability constraints

- Quantum gate latency (gate\_latency)
- Power budget of refrigeration (4K\_power\_budget)
- Heat dissipation of 300K-to-4K digital cable (digital\_cable\_heat)

| gate_latency    |           |                    |           | Track DW                        |
|-----------------|-----------|--------------------|-----------|---------------------------------|
| sqgate_ns       | tqgate_ns |                    | meas_ns   | Inst. BW Error decoding latency |
| 14ns [2]        | 26ns [2]  |                    | 600ns [2] |                                 |
| 4K_power_budget |           | digital_cable_heat |           | 4K device power                 |
| 1.5W [3]        |           | 3.1mW/Gbps [4]     |           | 300K-to-4K data transfer        |

**Reference scale\_constraint** 

<sup>[2]</sup> Chen, Zijun, et al. "Exponential suppression of bit or phase flip errors with repetitive error correction." arXiv preprint arXiv:2102.06132 (2021).

<sup>[3]</sup> Krinner, Sebastian, et al. "Engineering cryogenic setups for 100-qubit scale superconducting circuit systems." EPJ Quantum Technology 6.1 (2019): 2.

<sup>[4]</sup> Hashimoto, Yoshihito, et al. "Implementation and experimental evaluation of a cryocooled system prototype for high-throughput SFQ digital applications." IEEE transactions on applied superconductivity 17.2 (2007): 546-551.



# **Configuration: Example**

### Let's check the configurations with the notebook

- We will demonstrate various architecture configurations:
  - e.g., current\_300kCMOS\_opt / nearfuture\_RSFQ\_opt / nearfuture\_4kCMOS\_opt / future\_ERSFQ\_opt
- Each configuration corresponds to the architecture presented in our paper



current\_300kCMOS\_opt
 (with fast EDU)



nearfuture\_4kCMOS\_opt (+ with voltage-scaled TCU & PSU)



nearfuture\_RSFQ\_opt (+ with low-power TCU& PSU)



future\_ERSFQ\_opt (+ with fast & low-power EDU)



## Index

- Motivation & Outline
- Configuration
- XQ-estimator
- XQ-simulator
- Summary



# **XQ-estimator: Overview**

- Derive frequency & power of each QCP unit with the temp\_tech. config
- Utilize the RTL design for each QCP unit corresponding to uarch. config





# **RTL** implementation



Find our RTL codes in the following directories: XQsim/src/XQ-estimator/{unit\_name}/baseline/rtl/



# SFQ model

- Generate an SFQ gate netlist by applying SFQ-specific circuit features
- Estimate the frequency and power by using RSFQ gate library data





# SFQ model: SFQ gate netlist





## CMOS model

- Utilize our CryoModel's 300K and 4K models
- Support voltage optimization for the low-power units





# **XQ-estimator: Demonstration**

- How to run XQ-estimator:
  - Make an instance of xq\_estimator class

```
> estimator = xq_estimator()
```

2. Put the required inputs by calling the setup function

```
> estimator.setup(config, num_lq, dump, regen)
```

3. Call the run function

```
> estimator_res = estimator.run()
```



- Run and compare the XQ-estimator's results
  - CMOS model run with three architecture configurations



current\_300kCMOS\_opt
 (with fast EDU)



nearfuture\_4kCMOS\_noopt
(No voltage scaling for
4K TCU & PSU)



nearfuture\_4kCMOS\_opt (+ with voltage-scaled 4K TCU & PSU)

Focusing on PSU & TCU, we will compare 300K CMOS vs. 4K CMOS vs. 4K CMOS Vopt



- Run and compare the XQ-estimator's results
  - CMOS model run with three architecture configurations







- Run and compare the XQ-estimator's results
  - CMOS model run with three architecture configurations







- Run and compare the XQ-estimator's results
  - CMOS model run with three architecture configurations



300K CMOS vs. 4K CMOS vs. 4K CMOS Vopt



- Run and compare the XQ-estimator's results
  - SFQ model run with three architecture configurations







future\_ERSFQ\_noEDU (+ with low-power TCU& PSUμarch)

Focusing on PSU & TCU, we will compare 4K RSFQ (baseline) vs. 4K RSFQ (custom) vs. 4K ERSFQ (custom)



#### XQ-estimator: SFQ model demo.

- Run and compare the XQ-estimator's results
  - SFQ model run with three architecture configurations







#### XQ-estimator: SFQ model demo.

- Run and compare the XQ-estimator's results
  - SFQ model run with three architecture configurations



PSU

Arch. unit name

TĊU

EDU

PFU

LMU

PľU

PDU

1000

OID



#### XQ-estimator: SFQ model demo.

- Run and compare the XQ-estimator's results
  - SFQ model run with three architecture configurations

#### **Almost same frequency**





#### Index

- Motivation & Outline
- Configuration
- XQ-estimator
- XQ-simulator
  - Quantum compiler demonstration
  - Single run demonstration
  - Scalability analysis demonstration
- Summary



#### **XQ-simulator: Overview**

- Run simulation to report scalability metrics and manageable qubit scale
- Integrate a quantum simulator for the functionally correct simulation





#### Index

- Motivation & Outline
- Configuration
- XQ-estimator
- XQ-simulator
  - Quantum compiler demonstration
  - Single run demonstration
  - Scalability analysis demonstration
- Summary



#### Quantum compiler & ISA

- 1. Translate logical quantum circuits to the sequence of PPM [1]
- We support an arbitrary OpenQASM circuit as our compiler's input





#### Quantum compiler & ISA

- 2. Compile the sequence PPM with our custom ISA
- You can find our isa definition at "XQsim/src/isa\_format.json"

| Opcode<br>[63:60] | Meas_flag<br>[59:54]    | Mreg_dst<br>[53:41]                  | LQ_addr_offset<br>[40:32]    | Target<br>[31:0]                     | Description                            |
|-------------------|-------------------------|--------------------------------------|------------------------------|--------------------------------------|----------------------------------------|
| LQI               |                         |                                      | Logical qubit address offset | LQ_list (Logical qubit list)         | Logical qubit initialization           |
| MERGE_INFO        |                         |                                      | Logical qubit address offset | Pauli_list<br>(Target Pauli product) | Patch information update for the Merge |
| SPLIT_INFO        |                         |                                      |                              |                                      | Patch information update for the Split |
| INIT_INTMD        |                         |                                      |                              |                                      | Intermediate data qubit initialization |
| MEAS_INTMD        |                         |                                      |                              |                                      | Intermediate data qubit measurement    |
| RUN_ESM           |                         |                                      |                              |                                      | d-round ESM execution                  |
| PPM_INTERPR<br>ET | Logical<br>measure flag | Logical measure register destination | Logical qubit address offset | Pauli_list (Target Pauli product)    | PPM result interpretation              |
| LQM_X/Z/FM        | Logical<br>measure flag | Logical measure register destination | Logical qubit address offset | LQ_list<br>(Logical qubit list)      | Single logical qubit measurement       |



#### **Quantum compiler: Demonstration**

- How to run XQ-estimator:
  - Make an instance of xq\_estimator class

```
> compiler = gsc_compiler()
```

2. Put the required inputs by calling the setup function

```
> compiler.setup(qc_name, compile_mode)
# compile_mode: transpile / qisa_compile / assemble
```

3. Call the run function



## Quantum compiler: Demonstration

- Example Pauli-product rotation compiled with our ISA
  - XQsim/quantum\_circuits/qisa\_compiled/pprIIZZZ\_n5.qisa

```
PREP INFO
                          NA
             NA
                 NA
                      NA
                      0 \times 00 \ [T,T,T,T,T,T,T,-,-,-,-,-,-,-,-,-]
LQI
             NA
RUN_ESM
             NA
                 NA
                      NA NA
MERGE_INFO
                      0 \times 00 [Y,Z,I,I,Z,Z,Z,I,I,I,I,I,I,I,I,I,I,I,I,I]
             NA
INIT INTMD
                      NA
                          NA
             NA
RUN ESM
             NA
                      NA
                          NA
PPM INTERPRET
             PPM_INTERPRET
             +TTA 0x001 0x00 [1,Z,1,1,Z,Z,Z,1,1,1,1,1,1,1,1,1,1,1,1]
MEAS INTMD
                 NΑ
                          NA
             NA
                      NA
SPLIT INFO
                      NA
                          NA
             NA
                 NA
RUN ESM
             +FFD 0x002 0x00 [-,T,-,-,-,-,-,-,-,-,-,-,-,-,]
LQM X
             LQM_FB
```



#### Index

- Install XQsim
- Configuration
- XQ-estimator
- XQ-simulator
  - Quantum compiler demonstration
  - Single run demonstration
  - Scalability analysis demonstration
- Summary



#### XQ-simulator: Single run demo.

- How to run XQ-simulator (XQsim):
  - 1. Make an instance of xqsim class

```
> framework = xqsim()
```

- 2. Put the required inputs by calling the setup function
  - > framework.setup(config, qbin, num\_shots, dump, regen)

3. Call the run function

```
> simulator_res, pqsim_res = framework.run()
```



#### Scalability metrics vs. Scalability constraints

Target qubit scale: 480 physical qubits

Check instruction bandwidth

Instruction bandwidth value: 126.0 Gbps

<u> Instruction bandwidth requirement: 79.143 Gbps</u>

SUCCESS: Instruction bandwidth requirement is satisfied

Check error decoding latency

Error decoding latency: 632.381 ns

ESM cycle latency: 1010 ns

SUCCESS: Error decoding latency constraint is satisfied

Check 4K power consumption

4K device power consumption: 0 mW

300K-to-4K data transfser's 4K heat: 246.236 mW

4K power budget: 1500 mW

SUCCESS: 4K power budget constraint is satisfied



Scalability metrics vs. Scalability constraints

Target qubit scale: 480 physical qubits

# XQ-simulator can check the target QCP's manageable qubit scale with the output scalability metrics!

ESM cycle latency: 1010 ns

SUCCESS: Error decoding latency constraint is satisfied

Check 4K power consumption

4K device power consumption: 0 mW

300K-to-4K data transfser's 4K heat: 246.236 mW

4K power budget: 1500 mW

SUCCESS: 4K power budget constraint is satisfied



#### Logical-qubit state distribution vs. Qiskit simulation







Logical-qubit state distribution vs. Qiskit simulation



# XQ-simulator can check its functional correctness with the logical-qubit state distribution output!





#### Index

- Motivation & Outline
- Configuration
- XQ-estimator
- XQ-simulator
  - Quantum compiler demonstration
  - Single run demonstration
  - Scalability analysis demonstration
- Summary



Run XQ-simulator with the emulation & scaling mode:

```
> framework.setup(emulate=True, scaling=True, ...)
```

#### Emulation mode

- Extract the scalability metrics without running real quantum program
- Use a maximum-size ESM as its workload

#### Scaling mode

- Run simulations for the target qubit scale list
- Aggregate the scalability metric results for all the target qubit scales
- (+) Draw graphs to facilitate the bottleneck analysis



Analyze the scalability of four architectures:



current\_300kCMOS\_opt (with fast EDU)



nearfuture\_4kCMOS\_opt (+ with voltage-scaled TCU & PSU)



nearfuture\_RSFQ\_opt (+ with low-power TCU& PSU)



future\_ERSFQ\_opt (+ with fast & low-power EDU)



## **XQ-simulator: Scaling analysis**

- Config: current\_300kCMOS\_opt
  - Manageable qubit scale: 1500~2000
  - Scalability bottleneck: 300K-to-4K data transfer







## **XQ-simulator: Scaling analysis**

- Config: current\_300kCMOS\_opt
  - Manageable qubit scale: 1500~2000
  - Scalability bottleneck: 300K-to-4K data transfer

We need to move data-transfer dominating units (i.e., PSU and TCU) to the 4K domain

current 300kCMOS opt. 4K power consumption (mW)





- Config: nearfuture\_4kCMOS\_opt
  - Manageable qubit scale: ~10,000 qubits
  - Scalability bottleneck: Error decoding latency







- Config: nearfuture\_4kCMOS\_opt
  - Manageable qubit scale: ~10,000 qubits
  - Scalability bottleneck: Error decoding latency

nearfuture\_4kCMOS\_opt: 4K power consumption (mW)

## We need much faster error decoding unit (EDU) to resolve the near-future's scalability bottleneck





- Config: nearfuture\_RSFQ\_opt
  - Manageable qubit scale: 4000~5000 qubits
  - Scalability bottleneck: 4K device power







- Config: nearfuture\_RSFQ\_opt
  - Manageable qubit scale: 4000~5000 qubits
  - Scalability bottleneck: 4K device power

# We need much lower power 4K units to resolve the near-future's scalability bottleneck

nearfuture RSFO ont. 4K nower consumption (mW)





- Config: future\_ERSFQ\_opt
  - Manageable qubit scale: > ~50,000 qubits
  - Scalability bottleneck: 4K device power (or Error decoding latency)







- Config: future\_ERSFQ\_opt
  - Manageable qubit scale: > ~50,000 qubits
  - Scalability bottleneck: 4K device power (or Error decoding latency)

future ERSFQ opt: 4K power consumption (mW)

#### Please explore your own QCP architecture with XQsim!







#### Index

- Motivation & Outline
- Configuration
- XQ-estimator
- XQ-simulator
- Summary



## **XQsim tutorial: Summary**

- Scalability analysis tool for the quantum control processor is necessary to realize the large-scale faulttolerant quantum computer.
- XQsim analyze the target quantum control processor's scalability for various microarchitectures, temperatures, and technologies

Stay tuned for the upcoming XQsim release!



# Thank You! Any questions?

#### **Ilkwon Byun**

High Performance Computer System (HPCS) Lab. Department of Electrical and Computer Engineering Seoul National University

E-mail: ik.byun@snu.ac.kr