# Digital Design and Computer Organization Laboratory UE20CS206

## 3<sup>rd</sup> Semester, Academic Year 2021-22

Date: 29-09-2021

| Name : Sriram R | SRN: PES1UG20CS435 | Section : H |
|-----------------|--------------------|-------------|
|-----------------|--------------------|-------------|

Experiment Number: 1 Week # : 4

**Title of the Program:** 128 bit register file

Code:

reg\_file.v :

// library files

module invert (input wire i, output wire o); assign o = !i;

```
module and 2 (input wire i0, i1, output wire o);
 assign o = i0 \& i1;
endmodule
module or 2 (input wire i0, i1, output wire o);
 assign o = i0 \mid i1;
endmodule
module xor2 (input wire i0, i1, output wire o);
 assign o = i0 ^ i1;
endmodule
module nand2 (input wire i0, i1, output wire o);
 wire t;
 and2 and2_0 (i0, i1, t);
 invert invert_0 (t, o);
endmodule
module nor2 (input wire i0, i1, output wire o);
 wire t;
 or2 or2_0 (i0, i1, t);
 invert invert_0 (t, o);
endmodule
```

```
module xnor2 (input wire i0, i1, output wire o);
 wire t;
 xor2 xor2_0 (i0, i1, t);
 invert invert_0 (t, o);
endmodule
module and 3 (input wire i0, i1, i2, output wire o);
 wire t;
 and2 and2_0 (i0, i1, t);
 and2 and2_1 (i2, t, o);
endmodule
module or3 (input wire i0, i1, i2, output wire o);
 wire t;
 or2 or2_0 (i0, i1, t);
 or2 or2_1 (i2, t, o);
endmodule
module nor3 (input wire i0, i1, i2, output wire o);
 wire t;
 or2 or2_0 (i0, i1, t);
 nor2 nor2_0 (i2, t, o);
```

```
module nand3 (input wire i0, i1, i2, output wire o);
 wire t;
 and2 and2_0 (i0, i1, t);
 nand2 nand2_1 (i2, t, o);
endmodule
module xor3 (input wire i0, i1, i2, output wire o);
 wire t;
 xor2 xor2_0 (i0, i1, t);
 xor2 xor2_1 (i2, t, o);
endmodule
module xnor3 (input wire i0, i1, i2, output wire o);
 wire t;
 xor2 xor2_0 (i0, i1, t);
 xnor2 xnor2_0 (i2, t, o);
endmodule
module mux2 (input wire i0, i1, j, output wire o);
 assign o = (j==0)?i0:i1;
endmodule
```

```
module mux4 (input wire [0:3] i, input wire j1, j0, output wire o);
 wire t0, t1;
 mux2 mux2_0 (i[0], i[1], j1, t0);
 mux2 mux2_1 (i[2], i[3], j1, t1);
 mux2 mux2 2 (t0, t1, j0, o);
endmodule
module mux8 (input wire [0:7] i, input wire j2, j1, j0, output wire o);
 wire t0, t1;
 mux4 mux4_0 (i[0:3], j2, j1, t0);
 mux4 mux4_1 (i[4:7], j2, j1, t1);
 mux2 mux2_0 (t0, t1, j0, o);
endmodule
module demux2 (input wire i, j, output wire o0, o1);
 assign o0 = (j==0)?i:1'b0;
 assign o1 = (j==1)?i:1'b0;
endmodule
module demux4 (input wire i, j1, j0, output wire [0:3] o);
 wire t0, t1;
 demux2 demux2_0 (i, j1, t0, t1);
```

```
demux2 demux2_1 (t0, j0, o[0], o[1]);
 demux2 demux2 2 (t1, j0, o[2], o[3]);
endmodule
module demux8 (input wire i, j2, j1, j0, output wire [0:7] o);
wire t0, t1;
 demux2 demux2_0 (i, j2, t0, t1);
 demux4_0 (t0, j1, j0, o[0:3]);
 demux4_1 (t1, j1, j0, o[4:7]);
endmodule
module df (input wire clk, in, output wire out);
reg df out;
 always@(posedge clk) df_out <= in;
 assign out = df_out;
endmodule
module dfr (input wire clk, reset, in, output wire out);
wire reset , df in;
 invert invert_0 (reset, reset_);
 and2 and2 0 (in, reset , df in);
 df df_0 (clk, df_in, out);
endmodule
```

```
module dfrl (input wire clk, reset, load, in, output wire out);
 wire _in;
 mux2 mux2_0(out, in, load, _in);
 dfr dfr 1(clk, reset, in, out);
endmodule
// Write code for modules you need here
module dfrl16(input wire clk,reset,load,input wire [15:0] in ,output
wire [15:0] out);
dfrl f0(clk,reset,load,in[0],out[0]);
dfrl f1(clk,reset,load,in[1],out[1]);
dfrl f2(clk,reset,load,in[2],out[2]);
dfrl f3(clk,reset,load,in[3],out[3]);
dfrl f4(clk,reset,load,in[4],out[4]);
dfrl f5(clk,reset,load,in[5],out[5]);
dfrl f6(clk,reset,load,in[6],out[6]);
dfrl f7(clk,reset,load,in[7],out[7]);
dfrl f8(clk,reset,load,in[8],out[8]);
dfrl f9(clk,reset,load,in[9],out[9]);
dfrl f10(clk,reset,load,in[10],out[10]);
```

```
dfrl f11(clk,reset,load,in[11],out[11]);
dfrl f12(clk,reset,load,in[12],out[12]);
dfrl f13(clk,reset,load,in[13],out[13]);
dfrl f14(clk,reset,load,in[14],out[14]);
dfrl f15(clk,reset,load,in[15],out[15]);
endmodule
module mux8_16 (input wire [0:15] i0,i1,i2,i3,i4,i5,i6,i7,input wire
[0:2] j, output wire [0:15] o);
mux8 m0({i0[0],i1[0],i2[0],i3[0],i4[0],i5[0],i6[0],i7[0]},j[0], j[1], j[2],
o[0]);
mux8 m1({i0[1],i1[1],i2[1],i3[1],i4[1],i5[1],i6[1],i7[1]},j[0], j[1], j[2],
o[1]);
mux8 m2({i0[2],i1[2],i2[2],i3[2],i4[2],i5[2],i6[2],i7[2]},j[0], j[1], j[2],
o[2]);
mux8 m3({i0[3],i1[3],i2[3],i3[3],i4[3],i5[3],i6[3],i7[3]},j[0], j[1], j[2],
o[3]);
mux8 m4({i0[4],i1[4],i2[4],i3[4],i4[4],i5[4],i6[4],i7[4]},j[0], j[1], j[2],
o[4]);
mux8 m5({i0[5],i1[5],i2[5],i3[5],i4[5],i5[5],i6[5],i7[5]},j[0], j[1], j[2],
o[5]);
```

```
mux8 m6({i0[6],i1[6],i2[6],i3[6],i4[6],i5[6],i6[6],i7[6]},j[0], j[1], j[2],
o[6]);
mux8 m7({i0[7],i1[7],i2[7],i3[7],i4[7],i5[7],i6[7],i7[7]},j[0], j[1], j[2],
o[7]);
mux8 m8({i0[8],i1[8],i2[8],i3[8],i4[8],i5[8],i6[8],i7[8]},j[0], j[1], j[2],
o[8]);
mux8 m9({i0[9],i1[9],i2[9],i3[9],i4[9],i5[9],i6[9],i7[9]},j[0], j[1], j[2],
o[9]);
mux8 m10({i0[10],i1[10],i2[10],i3[10],i4[10],i5[10],i6[10],i7[10]},j[0],
j[1], j[2], o[10]);
mux8 m11({i0[11],i1[11],i2[11],i3[11],i4[11],i5[11],i6[11],i7[11]},j[0],
i[1], i[2], o[11]);
mux8 m12({i0[12],i1[12],i2[12],i3[12],i4[12],i5[12],i6[12],i7[12]},j[0],
j[1], j[2], o[12]);
mux8 m13({i0[13],i1[13],i2[13],i3[13],i4[13],i5[13],i6[13],i7[13]},j[0],
j[1], j[2], o[13]);
mux8 m14({i0[14],i1[14],i2[14],i3[14],i4[14],i5[14],i6[14],i7[14]},j[0],
j[1], j[2], o[14]);
mux8 m15({i0[15],i1[15],i2[15],i3[15],i4[15],i5[15],i6[15],i7[15]},j[0],
j[1], j[2], o[15]);
```

```
module reg file (input wire clk, reset, wr, input wire [2:0] rd addr a,
rd_addr_b, wr_addr, input wire [15:0] d_in, output wire [15:0]
d_out_a, d_out_b);
// Declare wires here
wire [0:7] load;
wire [0:15] dout0, dout1, dout2, dout3, dout4, dout5, dout6, dout7;
// Instantiate modules here
demux8 dm0(wr, wr addr[2],wr addr[1],wr addr[0],load);
dfrl16 f0(clk,reset,load[0],d_in,dout0);
dfrl16 f1(clk,reset,load[1],d_in,dout1);
dfrl16 f2(clk,reset,load[2],d_in,dout2);
dfrl16 f3(clk,reset,load[3],d_in,dout3);
dfrl16 f4(clk,reset,load[4],d_in,dout4);
dfrl16 f5(clk,reset,load[5],d_in,dout5);
dfrl16 f6(clk,reset,load[6],d_in,dout6);
dfrl16 f7(clk,reset,load[7],d_in,dout7);
mux8_16 m0(dout0,dout1,dout2,dout3,dout4,dout5,dout6,dout7,
rd_addr_a, d_out_a);
mux8_16 m1(dout0,dout1,dout2,dout3,dout4,dout5,dout6,dout7,
rd_addr_b, d_out_b);
```

#### tb\_reg\_file.v:

`timescale 1 ns / 100 ps

```
'define TESTVECS 6
module tb:
 reg clk, reset, wr;
 reg [2:0] rd_addr_a, rd_addr_b, wr_addr; reg [15:0] d_in;
 wire [15:0] d_out_a, d_out_b;
 reg [25:0] test_vecs [0:(`TESTVECS-1)];
 integer i;
 initial begin $dumpfile("tb_reg_file.vcd"); $dumpvars(0,tb); end
 initial begin reset = 1'b1; #12.5 reset = 1'b0; end
 initial clk = 1'b0; always #5 clk =^{\sim} clk;
 initial begin
  test vecs[0][25] = 1'b1; test vecs[0][24:22] = 3'ox;
test vecs[0][21:19] = 3'ox;
  test_vecs[0][18:16] = 3'h3; test_vecs[0][15:0] = 16'hcdef;
  test vecs[1][25] = 1'b1; test vecs[1][24:22] = 3'ox;
test_vecs[1][21:19] = 3'ox;
  test_vecs[1][18:16] = 3'o7; test_vecs[1][15:0] = 16'h3210;
```

```
test vecs[2][25] = 1'b1; test vecs[2][24:22] = 3'o3;
test vecs[2][21:19] = 3'o7;
  test vecs[2][18:16] = 3'o5; test vecs[2][15:0] = 16'h4567;
  test_vecs[3][25] = 1'b1; test_vecs[3][24:22] = 3'o1;
test_vecs[3][21:19] = 3'o5;
  test_vecs[3][18:16] = 3'o0; test_vecs[3][15:0] = 16'hba98;
  test_vecs[4][25] = 1'b0; test_vecs[4][24:22] = 3'o1;
test vecs[4][21:19] = 3'o5;
  test_vecs[4][18:16] = 3'o1; test_vecs[4][15:0] = 16'hxxxx;
  test vecs[5][25] = 1'b0; test vecs[5][24:22] = 3'o0;
test vecs[5][21:19] = 3'o0;
  test vecs[5][18:16] = 3'ox; test_vecs[5][15:0] = 16'hxxxx;
 end
 initial {wr, rd_addr_a, rd_addr_b, wr_addr, d_in} = 0;
 reg file reg file 0 (clk, reset, wr, rd addr a, rd addr b, wr addr,
d_in, d_out_a, d_out_b);
 initial begin
  #6 for(i=0;i<`TESTVECS;i=i+1)
   begin #10 {wr, rd_addr_a, rd_addr_b, wr_addr, d_in}=test_vecs[i];
end
  #100 $finish;
 end
endmodule
```

### **Output waveform**

```
student@pessat196:-/Desktop/PES1UG20CS435/lab5/Lab5-Student copy$ vvp aout
acut: Unable to open input file.
TORNING: dmpfile to open input file.

[0] start time.
[160800] end time.

MR Destroy
TURENTA START S
```

