# IITB-CPU

Final Project Report for EE224: Digital Systems

TEAM ID: 2

Anshu Arora

(22B1207)

Chinmay Moorjani

(22B1212)

Sachi Deshmukh

(22B1213)

Sravan K Suresh

(22B3936)

Under the guidance of

Prof. Virendra Singh



Department of Electrical Engineering, Indian Institute of Technology, Bombay November, 2023

# December 4, 2023

# Contents

| 1 | Introduction                                             | 3              |
|---|----------------------------------------------------------|----------------|
| 2 | Work Distribution                                        | 3              |
| 3 | States3.1 State Diagram3.2 Components of IITB-CPU Design |                |
| 4 | MUX Tables and Final Datapath of CPU                     | 9              |
| 5 | Control Signal table                                     | 12             |
| 6 | Testing 6.1 Condensed code of CPU.vhdl                   | 13<br>13<br>14 |
| 7 | Datapath                                                 | 18             |
| 8 | Conclusion                                               | 18             |

## 1 Introduction

The IITB-CPU implements 14 instructions and utilises 8 programmer registers, among which the register 7 (R7) is used as a program counter or an instruction register. Internally, 17 states are used to implement these instructions and are described in the following section.

## 2 Work Distribution

| Tasks performed                                                                          | Team member                             |
|------------------------------------------------------------------------------------------|-----------------------------------------|
| Ideation and Initial Design of Partial Datapaths for each Instruction                    | Chinmay Moorjani                        |
| Drawing Partial datapaths for each Instruction                                           | Sravan K Suresh                         |
| Listing the set of states for all instructions along with control signals for each state | Sachi Deshmukh                          |
| Elaboration of instruction flow for each of the individual states                        | Sachi Deshmukh                          |
| State reduction and pen-paper design of minimised FSM                                    | Chinmay Moorjani                        |
| Construction of final FSM using draw.io                                                  | Sravan K Suresh                         |
| Complete Datapath by merging the partial datapaths (Pen-paper design)                    | Chinmay Moorjani                        |
| Design and documentation of final Datapath using draw.io                                 | Anshu Arora                             |
| MUX tables that decide control flow                                                      | Anshu Arora                             |
| Output process/Control Signal table for every state                                      | Anshu Arora                             |
| Documentation of merging the entire CPU                                                  | Sachi Deshmukh                          |
| VHDL description of Multiplexers, Demultiplexers and Registers                           | Chinmay Moorjani and<br>Sravan K Suresh |
| VHDL description of Register File                                                        | Sravan K Suresh and<br>Anshu Arora      |
| VHDL description of ALU                                                                  | Sachi Deshmukh and<br>Chinmay Moorjani  |
| VHDL description of Memory                                                               | Chinmay Moorjani                        |
| VHDL realisation of CPU involving port mapping of components for Datapath                | Chinmay Moorjani                        |
| MUX processes and coding of FSM via clock, state-transition and o/p processes            | Chinmay Moorjani                        |
| Building Testbenches and TRACEFILES for each of the VHDL entities                        | Sravan K Suresh                         |
| Cleaning, indentations and comments on all the VHDL codes                                | Sravan K Suresh                         |
| Testing of Final CPU by hard-coded instructions in memory                                | Chinmay Moorjani and<br>Sravan K Suresh |
| Debugging and verification of Final CPU                                                  | Chinmay Moorjani and<br>Sravan K Suresh |
| Report drafting and document organisation                                                | Sravan K Suresh                         |

Table 1: Work Distribution Table

Link to the GitHub repository of this project: Project Repository

# 3 States

## Description

The merged states and a short description of each is given below:

| Merged States                                                                                                      | Function executed during the merged state                               |  |  |
|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--|--|
| M1                                                                                                                 | Fetch information and update instruction pointer (S1, S5, S9, S13, S17, |  |  |
| IVII                                                                                                               | S21, S25, S29, S32, S35, S40, S44, S48, S52)                            |  |  |
| M2 Understand and fetch operand (S2, S6, S10, S14, S18, S22, S26, S30, S33, S45, S45, S45, S45, S45, S45, S45, S45 |                                                                         |  |  |
| M3                                                                                                                 | Execute operation (S3, S7, S11, S19, S23, S27)                          |  |  |
| M4                                                                                                                 | Update result (S4, S8, S12, S20, S24, S28)                              |  |  |
| M5                                                                                                                 | Execute addition operation (S15, S37, S42)                              |  |  |
| M6                                                                                                                 | Read memory (S38)                                                       |  |  |
| M7 Update register (S39)                                                                                           |                                                                         |  |  |
| M8 Store current instruction pointer (S50, S54)                                                                    |                                                                         |  |  |
| M9 Store required value in specified location (S31)                                                                |                                                                         |  |  |
| M10 Store required value in specified location (S34)                                                               |                                                                         |  |  |
| M11 Read memory (S43)                                                                                              |                                                                         |  |  |
| M12                                                                                                                | Compute Z (S46)                                                         |  |  |
| M13 If $z == 1$ , then ip = ip+2+(imm6)×2 (S47)                                                                    |                                                                         |  |  |
| M14 Compute and update IP (S51)                                                                                    |                                                                         |  |  |
| M15                                                                                                                | Update IP (S55)                                                         |  |  |
| M16                                                                                                                | Update result (S16)                                                     |  |  |
| M17 Understand and fetch operand (S36, S41)                                                                        |                                                                         |  |  |

Table 2: Description Table

## 3.1 State Diagram



## 3.2 Components of IITB-CPU Design

# ADD/SUB/MUL/AND/ORA/IMP















# 4 MUX Tables and Final Datapath of CPU

| <b>B</b> 1 | В0 | OUTPUT SELECTED |
|------------|----|-----------------|
| 0          | 0  | Do Nothing      |
| 0          | 1  | Addition        |
| 1          | 0  | Subtraction     |
| 1          | 1  | IR 12_15        |

Table 3: Table of  $\mathbf{MUX-1}$ 

| В3 | <b>B2</b> | OUTPUT SELECTED      |
|----|-----------|----------------------|
| 0  | 0         | Do Nothing           |
| 0  | 1         | IR 3_5               |
| 1  | 0         | IR 6_8               |
| 1  | 1         | IR 9 <sub>-</sub> 11 |

Table 4: Table of  $\mathbf{MUX-2}$ 

| B6 | B5 | B4 | OUTPUT SELECTED                  |
|----|----|----|----------------------------------|
| 0  | 0  | 0  | Do Nothing                       |
| 0  | 0  | 1  | Т3                               |
| 0  | 1  | 0  | IR $0.7 \rightarrow SE8$ Right   |
| 0  | 1  | 1  | IR $0_{-}7 \rightarrow SE8$ Left |
| 1  | 0  | 0  | IP                               |
| 1  | 0  | 1  | M8                               |

Table 5: Table of  $\mathbf{MUX-3}$ 

| <b>B8</b> | B7 | OUTPUT SELECTED |
|-----------|----|-----------------|
| 0         | 0  | Do Nothing      |
| 0         | 1  | IP              |
| 1         | 0  | T1              |
| 0         | 1  | 1               |

Table 6: Table of MUX-4

| B11 | B10 | В9 | OUTPUT SELECTED       |
|-----|-----|----|-----------------------|
| 0   | 0   | 0  | Do Nothing            |
| 0   | 0   | 1  | +2                    |
| 0   | 1   | 0  | Т2                    |
| 0   | 1   | 1  | SE6                   |
| 1   | 0   | 0  | $SE6 \rightarrow LS1$ |
| 1   | 0   | 1  | SE9                   |

Table 7: Table of  $\mathbf{MUX-5}$ 

| B13 | B12 | OUTPUT SELECTED |
|-----|-----|-----------------|
| 0   | 0   | Do Nothing      |
| 0   | 1   | IP              |
| 1   | 0   | Т3              |

Table 8: Table of MUX-6

| B15 | B14 | OUTPUT SELECTED |
|-----|-----|-----------------|
| 0   | 0   | Do Nothing      |
| 0   | 1   | ALU_C           |
| 1   | 0   | Memory Data     |

Table 9: Table of  $\mathbf{MUX-7}$ 

| B17 | B16 | OUTPUT SELECTED |
|-----|-----|-----------------|
| 0   | 0   | Do Nothing      |
| 0   | 1   | ALU_C           |
| 1   | 0   | BEQ             |
| 1   | 1   | T2              |

Table 10: Table of MUX-8

| B18 | OUTPUT SELECTED      |
|-----|----------------------|
| 0   | IR 9 <sub>-</sub> 11 |
| 1   | IR 6_8               |

Table 11: Table of  $\mathbf{MUX-9}$ 

| B19 | OUTPUT SELECTED      |
|-----|----------------------|
| 0   | IR 6_8               |
| 1   | IR 9 <sub>-</sub> 11 |

Table 12: Table of  $\mathbf{MUX-10}$ 

## 5 Control Signal table

| X to       | B19 | B18 | B17 | B16 | <b>B15</b> | B14 | B13 | <b>B12</b> | B11 | B10 | <b>B9</b> | <b>B8</b> | <b>B7</b> | <b>B6</b> | $\mathbf{B5}$ | <b>B4</b> | <b>B3</b> | <b>B2</b> | <b>B</b> 1 | <b>B0</b> |
|------------|-----|-----|-----|-----|------------|-----|-----|------------|-----|-----|-----------|-----------|-----------|-----------|---------------|-----------|-----------|-----------|------------|-----------|
| M1         | 0   | 0   | 0   | 1   | 0          | 0   | 0   | 1          | 0   | 0   | 1         | 0         | 1         | 1         | 0             | 1         | 0         | 0         | 0          | 1         |
| <b>M2</b>  | 0   | 0   | 0   | 0   | 0          | 0   | 0   | 0          | 0   | 0   | 0         | 0         | 0         | 0         | 0             | 0         | 0         | 0         | 0          | 0         |
| <b>M3</b>  | 0   | 0   | 0   | 0   | 0          | 1   | 0   | 0          | 0   | 1   | 0         | 1         | 0         | 0         | 0             | 0         | 0         | 0         | 1          | 1         |
| <b>M4</b>  | 0   | 0   | 0   | 0   | 0          | 0   | 0   | 0          | 0   | 0   | 0         | 0         | 0         | 0         | 0             | 1         | 0         | 1         | 0          | 0         |
| <b>M5</b>  | 0   | 0   | 0   | 0   | 0          | 1   | 0   | 0          | 0   | 1   | 1         | 1         | 0         | 0         | 0             | 0         | 0         | 0         | 0          | 0         |
| M6         | 0   | 0   | 0   | 0   | 1          | 0   | 1   | 0          | 0   | 0   | 0         | 0         | 0         | 0         | 0             | 0         | 0         | 0         | 0          | 0         |
| <b>M7</b>  | 0   | 0   | 0   | 0   | 0          | 0   | 0   | 0          | 0   | 0   | 0         | 0         | 0         | 0         | 0             | 1         | 1         | 1         | 0          | 0         |
| M8         | 0   | 0   | 0   | 0   | 0          | 0   | 0   | 0          | 0   | 0   | 0         | 0         | 0         | 1         | 0             | 0         | 1         | 1         | 0          | 0         |
| <b>M9</b>  | 0   | 0   | 0   | 0   | 0          | 0   | 0   | 0          | 0   | 0   | 0         | 0         | 0         | 0         | 1             | 0         | 1         | 1         | 0          | 0         |
| M10        | 0   | 0   | 0   | 0   | 0          | 0   | 0   | 0          | 0   | 0   | 0         | 0         | 0         | 0         | 1             | 1         | 1         | 1         | 0          | 0         |
| M11        | 0   | 0   | 0   | 0   | 0          | 0   | 1   | 0          | 0   | 0   | 0         | 0         | 0         | 0         | 0             | 0         | 0         | 0         | 0          | 0         |
| <b>M12</b> | 0   | 0   | 0   | 0   | 0          | 0   | 0   | 0          | 0   | 1   | 0         | 1         | 0         | 0         | 0             | 0         | 0         | 0         | 1          | 0         |
| M13        | 0   | 0   | 1   | 0   | 0          | 0   | 0   | 0          | 1   | 0   | 0         | 0         | 1         | 1         | 0             | 1         | 0         | 0         | 0          | 1         |
| M14        | 0   | 0   | 0   | 1   | 0          | 0   | 0   | 0          | 1   | 0   | 1         | 0         | 1         | 1         | 0             | 1         | 0         | 0         | 0          | 1         |
| M15        | 0   | 0   | 1   | 1   | 0          | 0   | 0   | 0          | 0   | 0   | 0         | 0         | 0         | 1         | 0             | 1         | 0         | 0         | 0          | 0         |
| M16        | 0   | 0   | 0   | 0   | 0          | 0   | 0   | 0          | 0   | 0   | 0         | 0         | 0         | 0         | 0             | 1         | 1         | 0         | 0          | 0         |
| M17        | 1   | 1   | 0   | 0   | 0          | 0   | 0   | 0          | 0   | 0   | 0         | 0         | 0         | 0         | 0             | 0         | 0         | 0         | 0          | 0         |

Table 13: Output process/Control Signal table for every state

In the implementation of a Finite State Machine (FSM), multiple Multiplexers (MUX) are employed to regulate signal flow and manage the execution of operations. The system comprises 17 MUX units, collectively featuring 20 select lines. Altering the control signal proves instrumental in facilitating state transitions.

### 6 Testing

#### 6.1 Condensed code of CPU.vhdl

The code below is a condensed version of our VHDL description of CPU with only clk and reset as input signals.

```
use IEEE.std_logic_1164.all;
     entity CPU is
         port (
 5
             Clk, Reset: in std_logic
 6
 8
    end entity CPU;
 9
10
     architecture struct of CPU is
11
         type state is (rst, S1, S2, S3, S4, S5, S6, S7, S8, S9, S10, S11, S12, S13, S14, S15, S16, S17);
-- Declaration of components Reg_File, MUX_8, MUX_4, MUX_2, Memory, ALU
12
13
14
         component {\tt Reg\_File} is
         {...}
end component;
15
16
17
         component MUX_8 is
18
          {...}
19
         end component;
20
         component MUX_4 is
21
          {...}
22
         end component;
23
         component MUX_2 is
24
          {...}
25
         end component;
26
         component Memory is
          {...}
27
28
         end component;
29
         component ALU is
30
31
         end component;
32
33
         signal M2, M9, M10: std_logic_vector(2 downto 0);
34
         signal M1: std_logic_vector(3 downto 0);
         signal Mem_W, Mem_R, Z_flag, T1_W, T2_W, IP_store: std_logic; signal B: std_logic_vector(19 downto 0);
35
36
37
         signal state_present, state_next: state := rst;
39
     begin
40
41
         Program_Counter: Reg_16BIT port map (Clk => Clk,
42
                                         Reset => Reset,
                                         data_in => M8,
43
                                         data_out => IP);
44
45
         MyMemory: Memory port map (Address => M6,
46
47
                             data_write => T2_data,
48
                             data_out => Mem_data,
                             clock => clk,
MeM_W => Mem_W
49
50
                             MeM_R => Mem_R);
51
52
53
         Instruction_Register: Reg_16BIT port map (Reset => Reset,
54
                                           Clk => clk,
                                           data_in => Mem_data,
55
                                           data_out => IR);
56
57
         Reg_File1 : Reg_File port map (Clk => Clk,
58
                          Reset => Reset,
Address_Read1 => M9,
59
60
                           Address_Read2 => M10,
61
                           Address_Write => M2,
62
                             data_Write => M3,
data_Read1 => DataA,
63
64
                             data_Read2 => DataB
65
66
                               ):
67
         Temporary_Register1: Reg_16BIT port map (Clk => Clk,
68
69
                                           Reset \Longrightarrow Reset,
70
                                           data_in => DataA
71
                                           data_out => T1_data);
72
\frac{73}{74}
         Temporary_Register2: Reg_16BIT port map (Clk \Longrightarrow Clk,
                                           Reset => Reset,
75
                                           data_in => DataB,
76
                                           data_out => T2_data);
77
         Arithmetic: ALU port map (A => M4,
```

```
B \Longrightarrow M5.
 79
                         Oper => M1,
Z => Z_Flag,
 80
 81
 82
                            C => ALU_data);
 83
          Temporary_Register3: Reg_16BIT port map (Clk => Clk,
 84
 85
                                       Reset \Longrightarrow Reset,
 86
                                     data_in \implies M7,
 87
                                     data_out => T3_data);
 88
          BEQ1: for j in 0 to 15 generate
 89
 90
              MUXA: MUX_2 port map (S => Z_Flag,
                         I(1) => ALU_Data(j),
I(0) => IP(j),
 91
 92
 93
                            Y \Longrightarrow BEQ(j));
94
          end generate BEQ1;
 95
96
          -- The following processes help integrate the FSM and Datapath for our CPU!
97
          clock_proc: process(clk, reset)
98
99
          end process state_transition_proc;
100
101
          state_transition_proc: process(state_present, IR)
102
103
          end process state_transition_proc;
104
105
          output_proc: process(state_present, Mem_W, Mem_R)
106
107
          end process output_proc;
108
109
          MUX1: process (B, M1, IR)
110
          end process MUX1;
111
112
          MUX2: process (B, M2, IR, IP_store)
113
114
          end process MUX2;
115
116
117
          MUX3: process (B, M3, M8, IR, T3_data, IP)
118
          end process MUX3;
119
120
121
          MUX4: process (B, M4, IP, T1_data)
122
          end process MUX4;
123
124
          MUX5: process (B, M5, T2_data, IR)
125
126
         {...}
end process MUX5;
127
128
          MUX6: process (B, M6, IP, T3_data)
129
130
          end process MUX6;
131
132
          MUX7: process (B, M7, ALU_data, Mem_data)
133
134
          end process MUX7;
135
136
          MUX8: process (B, M8, ALU_data, BEQ, T2_data)
137
138
139
          end process MUX8;
140
141
          MUX9: process (B, M9, IR, T1_W)
142
143
          end process MUX9;
144
145
          MUX10: process (B, M10, IR, T2_W)
146
147
          end process MUX10;
```

The testbench for the CPU tb\_CPU generates a clock signal (clk) and a reset signal (reset) with a period of 20ns. To facilitate testing with this particular testbench, predefined instructions have been embedded into the Memory storage and Register Files.

### 6.2 Testing and Simulation Results

The following simulations were obtained when the Memory and Programmer registers were hard-coded with different instructions to test the functioning of our CPU by loading the corresponding Testbenches which were built separately. The following are the simulation results:







Figure 3: Simulation showing the perfect functioning of ALU that passed its generic Testbench





### 7 Datapath



### 8 Conclusion

- 1. We have synthesized a General Fabric called CPU, which consists of a processing unit and a Memory. It has been created by orchestrating an Datapath which is controlled by a Controller. The Input to the CPU is a program and data (Depicted as a sequence of instructions hard coded into our memory).
- 2. The CPU in use interfaces with a randomly designated memory location, providing the flexibility to select any memory address for the input and output processes. This design allows for the writing of instructions and the observation of corresponding data outputs.
- 3. Our Datapath architecture consists of various components such as Registers, a Register File, Memory, Arithmetic Logic Unit (ALU) and Multiplexers. Our Control Logic maps out a Finite State Machine (FSM) which changes state every clock pulse based on the Instruction that has to be performed (Decoder Implementation). It is a MULTI-CYCLE IMPLEMENTATION to reduce the amount of hardware used.
- 4. Our Instruction Set Architecture (ISA) consists of a set of 14 instructions which the processor/computer architecture supports. This is a smaller set of simple instructions and hence is called **Reduced Instruction Set Computing (RISC)**. The implementation of this ISA has been completely tested and verified via RTL simulations and signal analysis.
- 5. This Instruction set comprised of:
  - a) Arithmetic and Logical Instructions (ADD, SUB, MUL, ADI, AND, ORA, IMP)
  - b) Data Transfer Instructions (LHI, LLI, LW, SW)
  - c) Control Transfer Instructions (BEQ, JAL, JLR)
- 6. The specific details of the logic inside the processes (state\_transition\_proc, output\_proc, and multiplexer processes) determiness the exact behavior and functionality of the CPU.