# Lab Session 5: ALU using Behavioural Modelling

## Sravan K Suresh

Roll Number: 22B3936

September 8, 2023

## Overview of the Report

This report contains:

- Approach to the Problem Statement
- $\bullet$  Circuit Diagram of ALU
- RTL Waveform Simulation of the function
- RTL Gates Map of the function
- OUTPUT verifying all tests successful

## **Problem Statement**

The aim of the assignment was to implement a MUX of the specifications as defined by the diagram below using *Behavioural modelling*. After that, we also had to perform Scanchain to ensure that the design was correct.-



## Procedure followed:

- 1. Made functions MAX(A,B), ANDing(A,B), Compl(A), isequal(A,B).
- 2. Made a process with static sensitivity list including A and B which calls any of the above functions based on the values of B(3) and A(3) when used as 'select inputs'.
- 3. Compiled and ran RTL simulation using the Testbench.
- 4. Dumped .svf file generated using Programmer onto the Xen10 Board using urjtag.
- 5. Performed Scanchain of the Xen10 board to get a successful result for inputs.

## 1 Approach to the Problem Statement

Functions for behavioural modelling were implemented depending on the input of 'select lines' as follows-

```
(S1, S0) := 00 \to MAX(A, B)

(S1, S0) := 01 \to ANDing(A, B)

(S1, S0) := 10 \to compl(A)

(S1, S0) := 11 \to isequal(A, B)
```

## $1.1 \quad MAX(A,B)$

This function determined the larger of the two binary numbers fed to it as input after concatenating "00" onto the left of it and in case if the two numbers A and B were equal, it gave std\_logic\_vector return output "000000" when passed the values of A,B.

#### Code Documentation

```
function MAX(A: in std_logic_vector(3 downto 0) := "0000";
           B: in std_logic_vector(3 downto 0):="0000")
2
     return std_logic_vector is
3
     variable Eq: std_logic_vector(5 downto 0):=(others =>'0')
     begin
6
       Eq := isequal(A,B);
         if Eq /= "000000"
8
         then
           return "000000";
         else
11
           if A > B
12
13
              return ("00" & A);
14
           else
15
              return ("00" & B);
           end if;
17
         end if;
18
     end function MAX;
19
```

### $1.2 \quad ANDing(A, B)$

This function computed the output of AND operation carried out on A and B (the two binary numbers fed to it as input) and returned std\_logic\_vector output after concatenating "00" onto the left of it when passed the values of A,B.

#### **Code Documentation**

```
function ANDing(A: in std_logic_vector(3 downto 0) :="0000"
               B: in std_logic_vector(3 downto 0):="0000")
2
    return std_logic_vector is
3
     variable AandB: std_logic_vector(3 downto 0):=(others
      =>'0');
    begin
6
       for i in 0 to 3 loop
           AandB(i) := A(i) and B(i);
       end loop;
         return "00" & AandB;
10
    end function ANDing;
11
```

## $1.3 \quad Compl(A)$

This function returned a std\_logic\_vector output of size 6 representing the complement of the binary number A of size 4 fed to it as input, after concatenating "00" onto the left of it.

#### **Code Documentation**

```
function compl(A: in std_logic_vector(3 downto 0) := "0000";
               B: in std_logic_vector(3 downto 0):="0000")
2
    return std_logic_vector is
3
    variable Abar: std_logic_vector(3 downto 0):=(others
4
     =>'0');
    begin
      for i in 0 to 3 loop
6
          Abar(i) := not A(i);
      end loop;
8
        return "00" & Abar;
9
    end function compl;
```

## $1.4 \quad isequal(A, B)$

This function checked if the two inputs A and B of size 4 are equal or not. If they were equal, then the number itself was returned as std\_logic\_vector output of size 6 after concatenating "00" onto the left of it. Else, the function returned "000000" as std\_logic\_vector output of size 6.

#### **Code Documentation**

```
function isequal (A: in std_logic_vector (3 downto 0) := "0000
               B: in std_logic_vector(3 downto 0):="0000")
     return std_logic_vector is
3
     variable AxnorB: std_logic_vector(3 downto 0):=(others
      =>'0';
     begin
5
6
       if A = B
       then
         return "00" & A;
9
10
         return "000000";
11
       end if;
12
    end function isequal;
```

## **Observations**

# 2 Pen-paper Design of the Circuit



## 3 Transcript



## 4 RTL Waveform Simulation



## 5 RTL Gates Map



## 6 All Success OUTPUT



# References

[1] EE214 Github Page: https://ee214.github.io/