# DAY-1 #100DAYSOFRTL

# **Problem statement:-**

(1) Build a circuit with no inputs and one output. That output should always drive 1 (or logic high).



### **Status: Success!**

You have solved 4 problems. See my progress...

### Timing diagrams for selected test cases

These are timing diagrams from some of the test cases we used. They may help you debug your circuit. The diagrams show inputs to the circuit, outputs from your circuit, and the expected reference outputs. The "Mismatch" trace shows which cycles your outputs don't match the reference outputs (o = correct, 1 = incorrect).

### Output should be 1



(2) Build a circuit with no inputs and one output that outputs a constant 0



### **Status: Success!**

You have solved 4 problems. See my progress...

# Timing diagrams for selected test cases

These are timing diagrams from some of the test cases we used. They may help you debug your circuit. The diagrams show inputs to the circuit, outputs from your circuit, and the expected reference outputs. The "Mismatch" trace shows which cycles your outputs don't match the reference outputs (o = correct, 1 = incorrect).

### Output should 0



(3) Create a module with one input and one output that behaves like a wire.



# Status: Success! You have solved 8 problems. See my\_progress... Timing diagrams for selected test cases These are timing diagrams from some of the test cases we used. They may help you debug your circuit. The diagrams show inputs to the circuit, outputs from your circuit, and the expected reference outputs. The "Mismatch" trace shows which cycles your outputs don't match the reference outputs (o - correct, 1 - incorrect). Output should follow input In the diagrams show input should follow input s

(4) Create a module with 3 inputs and 4 outputs that behaves like wires that makes these connections:



### Status: Success!

You have solved 4 problems. See my progress...

### Timing diagrams for selected test cases

These are timing diagrams from some of the test cases we used. They may help you debug your circuit. The diagrams show inputs to the circuit, outputs from your circuit, and the expected reference outputs. The "Mismatch" trace shows which cycles your outputs don't match the reference outputs (o - correct, 1 - incorrect).



(5) Create a module that implements a NOT gate.

```
Write your solution here

[Load a previous submission] 

load

module top_module( input in, output out );

assign out=~in;
endmodule

Submit Submit (new window)

Upload a source file... 

Write your solution here

Load

Submit in, output out );
```

### **Status: Success!**

You have solved 5 problems. See my progress...

# Timing diagrams for selected test cases

These are timing diagrams from some of the test cases we used. They may help you debug your circuit. The diagrams show inputs to the circuit, outputs from your circuit, and the expected reference outputs. The "Mismatch" trace shows which cycles your outputs don't match the reference outputs (o = correct, 1 = incorrect).

### Inversion



(6) Create a module that implements an AND gate.



# **Status: Success!**

You have solved 6 problems. See my progress...

# Timing diagrams for selected test cases

These are timing diagrams from some of the test cases we used. They may help you debug your circuit. The diagrams show inputs to the circuit, outputs from your circuit, and the expected reference outputs. The "Mismatch" trace shows which cycles your outputs don't match the reference outputs (o = correct, 1 = incorrect).

### **AND** gate



(7) Create a module that implements a NOR gate. A NOR gate is an OR gate with its output inverted. A NOR function needs two operators when written in Verilog.

```
Write your solution here

[Load a previous submission] ✓ Load

1 module top_module(
2 input a,
3 input b,
4 output out );
5
6 assign out=~(a|b);
7
8 endmodule

9

Submit (new window)

Upload a source file... 

Vertical to a solution here
```

### **Status: Success!**

You have solved 7 problems. See my progress...

# Timing diagrams for selected test cases

These are timing diagrams from some of the test cases we used. They may help you debug your circuit. The diagrams show inputs to the circuit, outputs from your circuit, and the expected reference outputs. The "Mismatch" trace shows which cycles your outputs don't match the reference outputs (o = correct, 1 = incorrect).

### **NOR** gate



(8) Create a module that implements an XNOR gate.



# **Status: Success!**

You have solved 8 problems. See my progress...

# Timing diagrams for selected test cases

These are timing diagrams from some of the test cases we used. They may help you debug your circuit. The diagrams show inputs to the circuit, outputs from your circuit, and the expected reference outputs. The "Mismatch" trace shows which cycles your outputs don't match the reference outputs (o - correct, 1 - incorrect).

### **XNOR** gate

