# DAY-49 #100DAYSOFRTL

## **PROBLEM STATEMENT:--**

1.

Given the finite state machine circuit as shown, assume that the D flip-flops are initially reset to zero before the machine begins. Build this circuit.



### Write your solution here

Upload a source file... ¥

```
[Load a previous submission] ▼ Load

1 module top_module (
2 input clk,
3 input x,
4 output z
5);
6 reg [2:0] Q;
7 always@(posedge clk)
8 begin
9 Q[0]<= Q[0] ^ x;
10 Q[1]<= ~Q[1] & x;
11 Q[2]<= ~Q[2]|x;

12
13 end
14 assign z=~( | Q);
15 endmodule
```

### exams/ece241\_2014\_q4 — Compile and simulate

Running Quartus synthesis. <u>Show Quartus messages...</u> Running ModelSim simulation. <u>Show Modelsim messages...</u>

#### **Status: Success!**

You have solved 81 problems. See my progress...

#### Timing diagrams for selected test cases

These are timing diagrams from some of the test cases we used. They may help you debug your circuit. The diagrams show inputs to the circuit, outputs from your circuit, and the expected reference outputs. The "Mismatch" trace shows which cycles your outputs don't match the reference outputs (o = correct, 1 = incorrect).



