# DAY-50 #100DAYSOFRTL

## **PROBLEM STATEMENT:--**

1. A JK flip-flop has the below truth table. Implement a JK flip-flop with only a D-type flip-flop and gates. Note: Qold is the output of the D flip-flop before the positive clock edge.

| J | K | Q     |
|---|---|-------|
| 0 | 0 | Qold  |
| 0 | 1 | 0     |
| 1 | 0 | 1     |
| 1 | 1 | ~Qold |

### Write your solution here

```
[Load a previous submission] 
Load
 1 module top_module (
     input clk,
       input j,
       input k,
       output Q);
 6
       always@(posedge clk)
 8
           begin
 9
               case({j,k})
                   2'b00:Q<=Q;
                   2'b01:Q<=0;
                   2'b10:Q<=1;
                  2 'b11:Q<=~Q;
 14
               endcase
 16
 17 endmodule
18
```

#### **Status: Success!**

You have solved 82 problems. <u>See my progress...</u>

#### Timing diagrams for selected test cases

These are timing diagrams from some of the test cases we used. They may help you debug your circuit. The diagrams show inputs to the circuit, outputs from your circuit, and the expected reference outputs. The "Mismatch" trace shows which cycles your outputs don't match the reference outputs (o = correct, 1 = incorrect).

