# DAY-12 #100DAYSOFRTL

# **Problem statement:-**

Create a circuit that has two 2-bit inputs A[1:0] and B[1:0], and produces an output z.
 The value of z should be 1 if A = B, otherwise z should be 0.

```
Write your solution here

[Load a previous submission] ➤ Load

| 1 | module | top_module | ( input [1:0] A, input [1:0] B, output z );
| 2 | | wire | t1, t2, t3, t4;
| 4 | | and (t1, ~A[0], ~A[1], ~B[0], ~B[1]);
| 6 | and (t2, ~A[0], A[1], ~B[0], B[1]);
| 7 | and (t3, A[0], ~A[1], B[0], ~B[1]);
| 8 | and (t4, A[0], A[1], B[0], B[1]);
| 9 | or (z, t1, t2, t3, t4);
| 10 | endmodule

| 12 | Submit | Submit (new window)
```

# mt2015\_eq2 — Compile and simulate Running Quartus synthesis. Show Quartus messages... Running ModelSim simulation. Show Modelsim messages... Status: Success! You have solved 46 problems. See my progress...

2. Module A is supposed to implement the function  $z = (x^y) & x$ . Implement this module.



# mt2015\_q4a — Compile and simulate

Running Quartus synthesis. <u>Show Quartus messages...</u> Running ModelSim simulation. <u>Show Modelsim messages...</u>

# **Status: Success!**

You have solved 47 problems. <u>See my progress...</u>

# 3.

Circuit B can be described by the following simulation waveform:



# 

### **Status: Success!**

You have solved 48 problems. See my progress...

### Timing diagrams for selected test cases

These are timing diagrams from some of the test cases we used. They may help you debug your circuit. The diagrams show inputs to the circuit, outputs from your circuit, and the expected reference outputs. The "Mismatch" trace shows which cycles your outputs don't match the reference outputs (o = correct, 1 = incorrect).



4.



# Write your solution here

```
[Load a previous submission] V
 1 module top_module (input x, input y, output z);
       wire t1,t2,t3,t4,t5,t6;
       A a1(x,y,t1);
       A a2(x,y,t2);
      B b1(x,y,t3);
 6
      B b2(x,y,t4);
or(t5,t1,t2);
 8
       and(t6,t3,t4);
 10
       xor(z, t5, t6);
12 endmodule
14 module A (input x, input y, output z);
        assign z=(x^y)&x;
16
18 endmodule
19
20
21 module B ( input x, input y, output z );
       xnor(z,x,y);
24
25 endmodule
26
```

# mt2015\_q4 — Compile and simulate Running Quartus synthesis. <u>Show Quartus messages...</u> Running ModelSim simulation. <u>Show Modelsim messages...</u> **Status: Success!** You have solved 49 problems. See my progress...