# DAY-44 #100DAYSOFRTL

## **PROBLEM STATEMENT:--**

1. Create 16 D flip-flops. It's sometimes useful to only modify parts of a group of flip-flops. The byte-enable inputs control whether each byte of the 16 registers should be written to on that cycle. byteena[1] controls the upper byte d[15:8], while byteena[0] controls the lower byte d[7:0].

```
1 module top_module (
      input clk.
      input resetn,
      input [1:0] byteena,
5
      input [15:0] d.
6
      output reg [15:0] q
8
9
      always @(posedge clk) begin
10
        if (!resetn) begin
             q <= 16'b0;
         else
14
              begin
              if (byteena[0])
                  begin
                  q[7:0] \le d[7:0];
18
              if (byteena[1])
                  q[15:8] <= d[15:8];
              end
24
          end
27 endmodule
```

### **Status: Success!**

You have solved 74 problems. See my progress...

#### Timing diagrams for selected test cases

These are timing diagrams from some of the test cases we used. They may help you debug your circuit. The diagrams show inputs to the circuit, outputs from your circuit, and the expected reference outputs. The "Mismatch" trace shows which cycles your outputs don't match the reference outputs (o = correct, 1 = incorrect).

#### Synchronous active-low reset





2.

Implement the following circuit:



Note that this is a latch, so a Quartus warning about having inferred a latch is expected.

```
Write your solution here

[Load a previous submission] ✓ Load

1 module top_module (
2 input d,
3 input ena,
4 output q);

5
6
7 always®(*)
8
9 if(ena)
10 q<=d;
11
12 endmodule
13

Submit Submit (new window)

Upload a source file... ♥
```

## exams/m2014\_q4a — Compile and simulate

Running Quartus synthesis. <u>Show Quartus messages...</u>
Running ModelSim simulation. <u>Show Modelsim messages...</u>

#### **Status: Success!**

You have solved 75 problems. See my progress...

## 3. Implement the following circuit:



#### Write your solution here [Load a previous submission] Load 1 module top\_module ( input clk, input d, input ar, // asynchronous reset output q); always@(posedge clk or posedge ar) 8 begin if(ar) 10 else q<=d; 14 15 endmodule 16 Upload a source file... ▼

### exams/m2014\_q4b — Compile and simulate

Running Quartus synthesis. <u>Show Quartus messages...</u> Running ModelSim simulation. <u>Show Modelsim messages...</u>

#### **Status: Success!**

You have solved 76 problems. See my progress...