

# Using the SPI Interface With TRF7960

ShreHarsha Rao

#### **ABSTRACT**

One of the microcontroller interfacing options available for the TRF7960 is the SPI with SS\*. This is also known as 4-wire hardware SPI mode. The TRF7960 device acts as the slave device and the microcontroller/DSP is the master in this configuration.

#### Contents 1.2 IRQ Status Register Read...... 4 1.3 1.4 1.5 **List of Figures** 2 3 4 **List of Tables** 1 Command Codes 5 2



#### 1 TRF7960 - SPI With SS\* Mode Errata

It is important to note that there are some non-standard conditions when the TRF7960 is operated in the SPI mode. These are listed below and are fixed by software patches to work around them.

| NON-STANDARD CONDITIONS                                                                                                                                        | SOFTWARE FIX                                                                                                                                                                            |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SCLK clock polarity switch needed when read operation (single or continuous) is executed.                                                                      | Firmware fix to switch clock polarity between writes and reads (see Section 1.1).                                                                                                       |
| IRQ Status Register is not automatically cleared after reading.                                                                                                | Dummy read is needed to clear the contents of IRQ status register and hence drive the IRQ pin low (see Section 1.2).                                                                    |
| All stand-alone (single-byte) direct commands need additional clock cycle to work. An example is the slot markers (EOF) for ISO 15693 do not work in SPI mode. | All direct command functions need to have this additional SW fix. Direct commands like "Transmit Next Slot" needs to have additional SCLK cycle before SS* goes high (see Section 1.3). |
| Some of the registers (RX wait time, RX no response wait time) do not take default values when the appropriate protocol is chosen in the ISO control register. | Manually program these defaults again in the initialization routine (see Section 1.4).                                                                                                  |
| Transmitting one byte through the FIFO.                                                                                                                        | Split the command (See Section 1.5).                                                                                                                                                    |

The serial interface is in reset while the SS\* signal is high. Serial Data-In (MOSI) changes on the falling edge, and are validated in the reader on the rising edge, as shown in Figure 1. Communication is terminated when SS\* signal goes inactive (high). All words must be 8-bits long with the MSB transmitted first.



Figure 1. Serial - SPI Interface Communication (Write Mode)



#### SCLK Polarity Switch 1.1

The SPI read operation is shown in Figure 2 below.



Figure 2. Serial - SPI Interface Communication (Read Mode)

The read command is sent out on the MOSI pin. MSB first in the first 8 clock cycles, MOSI data changes on the falling edge, and is validated in the reader on the rising edge, as shown in Figure 2. During the write cycle the serial data out (MISO) is not valid. After the last read command bit (B0) is validated at the 8th rising edge of SCLK, after half a clock cycle, valid data can be read on the MISO pin at the falling edge of SCLK. It takes 8 clock edges to read out the full byte (MSB first).

Note: When using the hardware SPI (for example, a MSP430 hardware SPI) to implement the above feature, care must be taken to switch the SCLK polarity after write phase for proper read operation. The example clock polarity for the MSP430-specific environment is shown in the box above. Refer to the USARTSPI chapter for any specific microcontroller family for further information on the setting the appropriate clock polarity.

This clock polarity switch NEEDS to be done for all read (single, continuous) operations.

The MOSI (serial data out) should not have any transitions (all high or all low) during the read cycle. Also, the SS\* should be low during the whole write and read operation.

The clock polarity switch is illustrated by the following pseudo code. This code refers specifically to the MSP430 platform. Please refer to the datasheet of the relevant microcontroller for your design.



```
*pbuf = (0x40 \mid *pbuf);
                                         // address, read, single
     *pbuf = (0x5f & *pbuf);
                                         // register address
    while (!(IFG2 & UCBOTXIFG));
                                        // USCI B0 TX buffer ready?
    UCBOTXBUF = *pbuf;
                                        // Previous data to TX, RX
   //while (!(IFG2 & UCBORXIFG));
    temp=UCB0RXBUF;
   UCB0CTL0 &= ~UCCKPH;
                                            //Switch Clock Polarity
SPIStartCondition();
                            //SCLK High/Low to complete the cycle
 P3SEL |= BIT3;
 while (!(IFG2 & UCBOTXIFG));
                                   // USCI B0 TX buffer ready?
UCBOTXBUF = 0x00;
                           //Receive initiated by a dummy TX write???
while (!(IFG2 & UCBORXIFG));
 NOP();
 NOP();
 *pbuf = UCBORXBUF;
 pbuf++;
 lenght--;
UCB0CTL0 |= UCCKPH;
                         //revert Back to the Original Clock Polarity
```

The continuous read operation is illustrated in Figure 3.

## Continuous Read Operation



Figure 3. SPI Interface Communication (Continuous Read Mode)

### 1.2 IRQ Status Register Read

Note: Special steps are needed when you read the TRF796x IRQ status register (register address 0x0C) in SPI mode. The status of the bits in this register are cleared after a "dummy read". The following steps need to be followed when reading the IRQ status register.

- 1. Write in command 0x6C: read 'IRQ status' register in continuous mode (8 clocks).
- 2. Read out the data in register 0x0C (8 clocks).
- 3. Generate another 8 clocks (as you were reading the data in register 0x0D) but ignore the MISO data line.

This is shown in Figure 4.



# Special Case - IRQ Status Register Read



Figure 4. SPI Interface Communication (IRQ Status Register Read)

# 1.3 Direct Command Processing

The following are the direct commands supported by the TRF7960/61.

**COMMAND CODE (hex) COMMAND COMMENTS** 00 Idle 03 Software initialization Software initialization, same as power on reset 0F Reset Transmission without CRC 10 11 Transmission wtih CRC 12 Delayed transmission without CRC **EPC** Delayed transmission with CRC **EPC** 13 14 Transmit next time slot ISO15693, Tag-it™ 16 Block receiver 17 Enable receiver Test internal RF (RSSI at RX input with TX off) 18 19 Test internal RF (RSSI at RX input with TX on) 1A Receiver gain adjust

**Table 1. Command Codes** 

Of these the following are the direct commands that needs to have the software fix when using SPI with SS\* mode. These are the direct commands that are executed stand-alone (direct commands with just one byte).



|       | _ |        |          |  |
|-------|---|--------|----------|--|
| Tahla | 2 | Direct | Commands |  |

| DIRECT COMMAND               | COMMAND CODE | NEED DUMMY CLOCK |
|------------------------------|--------------|------------------|
| Idle                         | 0x03         | Yes              |
| Software initialization      | 0x00         | Yes              |
| Reset                        | 0x0f         | Yes              |
| Transmit next time slot      | 0x14         | Yes              |
| Block receiver               | 0x16         | Yes              |
| Enable receiver              | 0x17         | Yes              |
| Test internal RF             | 0x18         | Yes              |
| Test external RF             | 0x19         | Yes              |
| Receiver gain adjust         | 0x1A         | Yes              |
| Transmit without CRC         | 0x10         | No               |
| Transmit with CRC            | 0x11         | No               |
| Delayed transmit without CRC | 0x12         | No               |
| Delayed transmit with CRC    | 0x13         | No               |

It is recommended to have this software fix written as part of a direct command function. An example of a direct command is the slot markers (EOF) for ISO 15693. This will not work in SPI mode.

This is solved by a software fix by implementing the direct command (for example transmit next slot") in one of two ways:

- Have an additional SCLK cycle (low/high) before SS\* goes high.
- 2. Send a dummy TX write (8 SCLK cycles) before SS\* goes high.

This is shown in the diagram below.

Any one of the three dummy clock options work.



The pseudo code shown below in the DirectCommand function implements a SCLK low/high/low transition.



```
SlaveSelectLOW; //Start SPI Mode
*pbuf = (0x80 | *pbuf); /* command */
*pbuf = (0x9f &*pbuf); /* command code */
while (!(IFG2 & UCBOTXIFG)); // USCI_BO TX buffer ready?
UCBOTXBUF = *pbuf; // Previous data to TX, RX

// while (!(IFG2 & UCBORXIFG));
temp=UCBORXBUF;

SPIStartCondition(); //SCLK Low/High cycle implemented
SlaveSelectHIGH; //Stop SPI Mode

P3SEL |= BIT3; //Revert Back
```

#### 1.4 Initialization of Derivative Registers

Some of the registers (RX wait time, RX no response wait time) do not take default values when the Tag-it™ protocol is chosen in the ISO control register. This is solved by manually programming the timing related registers in the Initialization routine as shown in the pseudo code of the TIInventoryRequest function below.

```
//added code
buf[0] = RXNoResponseWaitTime;
buf[1] = 0x14;
buf[2] = ModulatorControl;
buf[3] = 0x21;
WriteSingle(buf, 4);
   //end added code
```

It is also recommended that the modulator and system clock register (register 0x09) be re-initialized when the inventory request (15693) or REQB (14443B) or REQA (14443A) is issued.

### 1.5 Transmitting One Byte Through the FIFO

When transmitting one byte to the TRF7960 using SPI with SS\* mode, a special firmware fix is needed. This method involves splitting the writes into two operations as shown in the pseudo code below.

```
buf[0] = 0x8f;

buf[1] = 0x91;

buf[2] = 0x3d;

buf[3] = 0x00;

buf[4] = 0x10;

RAWwrite(&buf[0], 5);

buf[5] = 0x3F;

buf[6] = "one byte data to be transmitted";

buf[7] = 0x00;

RAWwrite(&buf[5], 3);
```

Each RAW Write function takes the SS low and high. Please refer to the TRF7960 firmware for definition of RAWwrite function. (file name parallel.c)

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

**Applications Products Amplifiers** amplifier.ti.com Audio www.ti.com/audio Data Converters Automotive www.ti.com/automotive dataconverter.ti.com DLP® Products Broadband www.dlp.com www.ti.com/broadband DSP Digital Control dsp.ti.com www.ti.com/digitalcontrol Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Military Interface www.ti.com/military interface.ti.com Optical Networking Logic logic.ti.com www.ti.com/opticalnetwork Power Mgmt power.ti.com Security www.ti.com/security Telephony Microcontrollers microcontroller.ti.com www.ti.com/telephony Video & Imaging www.ti-rfid.com www.ti.com/video RF/IF and ZigBee® Solutions www.ti.com/lprf Wireless www.ti.com/wireless

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2009, Texas Instruments Incorporated