| Course Title:             | Computer Organization and Architecture |  |  |
|---------------------------|----------------------------------------|--|--|
| Course Number:            | COE628                                 |  |  |
| Semester/Year (e.g.F2016) | W2024                                  |  |  |

| Instructor: | Khalid Abdel Hafeez |  |
|-------------|---------------------|--|
|-------------|---------------------|--|

| Assignment/Lab Number: | 1                                       |
|------------------------|-----------------------------------------|
| Assignment/Lab Title:  | Program Counter and Register Set Design |

| Submission Date: | 2024/01/26 |
|------------------|------------|
| Due Date:        | 2024/02/01 |

| Student<br>LAST Name | Student<br>FIRST Name | Student<br>Number | Section | Signature* |
|----------------------|-----------------------|-------------------|---------|------------|
| Sarim                | Shahwar               | 501109286         | 12      | SS         |
|                      |                       |                   |         |            |
|                      |                       |                   |         |            |

<sup>\*</sup>By signing above you attest that you have contributed to this written lab report and confirm that all work you have contributed to this lab report is your own work. Any suspicion of copying or plagiarism in this work will result in an investigation of Academic Misconduct and may result in a "0" on the work, an "F" in the course, or possibly more severe penalties, as well as a Disciplinary Notice on your academic record under the Student Code of Academic Conduct, which can be found online at: <a href="http://www.ryerson.ca/senate/current/pol60">http://www.ryerson.ca/senate/current/pol60</a>.

# Lab Objective:

The primary objective of this lab is to design, implement, simulate, and test two types of registers using VHDL and the Waveform generator. These registers are fundamental components in the architecture of a 32-bit CPU. The two types of registers that were created are the following:

- 1. A 1-bit Register: This register is the most basic form of storage in digital circuits. It holds a single bit of data, which can be either 0 or 1.
- 2. A 32-bit Register: This register is capable of holding 32 bits of data, making it suitable for use in a 32-bit CPU architecture. The 32-bit register is crucial for operations that involve larger data types, such as integers and addresses.

Both registers have the following inputs and outputs:

- Clock (clk): A signal that synchronizes data transfer and operations within the register.
- Clear (clr): A signal used to reset or clear the register's contents.
- Load/Enable (ld): A control signal that determines when the register should load (or accept) the input data.
- Data Input (d): Represents the n-bit data to be stored in the register, where n is 1 for the 1-bit register and 32 for the 32-bit register.
- Data Output (q): The n-bit output that reflects the data currently stored in the register.

## **Experiment Details:**

**Add:** This is the add function VHDL Code. This code takes a 32-bit input, adds the constant value 4 to it, and outputs the result on a 32-bit output port.

```
pc.vhd
                🗵 | 🐠 register32.vhd 🗵
                                               add.vhd
                                                         🔼 | 💖 mux2to1.vhd 🔣 |
                                              267
268 ab/
                     7
1
      library ieee;
2
      use ieee.std_logic_1164.all;
 3
      use ieee.std_logic_arith.all;
 4
      use ieee.std_logic_unsigned.all;
 5
 6
    mentity add is
7
      port (A: in std_logic_vector(31 downto 0); B: out std_logic_vector(31 downto 0));
8
      end add;
 9
    marchitecture Behavior of add is
10
    ⊟begin
11
12
     LB \le A + 4;
      end Behavior;
```

**Mux2to1:** This is a simple digital circuit is designed to choose between two 32-bit data inputs, referred to as w0 and w1, using a single-bit selector labeled as s. When the selector s is in the '0' state, the output, denoted as f, is assigned the value of w0. Conversely, if the selector s is in the '1' state (or any state other than '0'), the output f takes the value of w1.

```
mux2to1.vhd 🛛
         pc.vhd
                  🔣 | 🐠 register32.vhd 🗵 | 🐠
                                               add.vhd
    •
       | AA 😘 📅 | 窪 😩 💁 😘 🕦 🐧 💆 | 🐉 🖦 |
                                                       ⇒ 🖫 🖺 🖺
Ε1
         library ieee;
    2
         use ieee.std_logic_1164.all;
    3
       mentity mux2tol is
    4
    5
       port (s : in std_logic;
    6
         w0, w1 : in std_logic_vector(31 downto 0);
         f: out std_logic_vector(31 downto 0));
    8
    9
        end mux2to1;
   10
   11
       marchitecture Behavior of mux2tol is
       ⊟begin
   12
   13
            with s select
            f<= w0 when '0', w1 when others;
   14
   15
   16
         end Behavior;
```

#### Register 1:

This code is a procedure that reacts to alterations in the ld, clr, and clk signals. Within this procedure:

- When clr equals '1', the register's output, Q, is reset to '0', thereby clearing the register.
- Upon observing a rising edge on the clk signal (as shown by clk'event and clk being '1') and with the load signal ld set to '1', the data input d is transferred into the register, with its value then reflected in the output Q.
- If neither condition is satisfied, the output Q maintains its last state.

```
library ieee;
2
      use ieee.std_logic_1164.all;
3
     use ieee.std_logic_arith.all;
     use ieee.std_logic_unsigned.all;
 4
 5
 6
    mentity register1 is
7
    port (
                  : in std_logic;
8
            d
                 : in std_logic;
9
            1d
10
            clr
                 : in std_logic;
11
            clk
                 : in std_logic;
12
            Q
                 : out std_logic
13
            );
14
     end register1;
15
    marchitecture Behavior of register1 is
16
17
    ⊟begin
18
         process (ld, clr, clk)
    19
    begin
20
           if clr = '1' then
    F
               Q <= 'O';
21
            elsif ((clk'event and clk = '1') and (ld = '1')) then
22
23
              Q <= d;
24
            end if;
25
         end process;
      end Behavior;
26
```

**Register 32:** This code describes a 32-bit register with load and clear functionality. The register updates its 32-bit output Q either on the rising edge of the clock signal (if the load signal ld is active) or when the clear signal clr is activated

```
library ieee;
2
      use ieee.std_logic_1164.all;
      use ieee.std_logic_arith.all;
3
4
      use ieee.std_logic_unsigned.all;
5
6
    mentity register32 is
    port (
7
8
            d
                 : in std_logic_vector(31 downto 0);
9
            ld
               : in std_logic;
10
            clr : in std_logic;
11
            clk : in std_logic;
12
            Q
                 : out std_logic_vector(31 downto 0)
13
            );
      end register32;
14
15
    ☐architecture Behavior of register32 is
16
    ⊟begin
17
18
        process (ld, clr, clk)
    19
        begin
            if clr = '1' then
20
    21
              Q <= (others => '0');
22
            elsif ((clk'event and clk = '1') and (ld = '1')) then
    23
24
            end if;
25
         end process;
26
     end Behavior;
```

**PC:** This code describes a program counter with the capability to either increment its current value (by a fixed amount, which is 4, to move to the next instruction address in a sequence) or load a new value based on external signals. The inc signal determines whether the PC increments its value or loads a new address from d. The clr and ld signals control clearing and loading the register, respectively, while clk provides synchronization. The q output reflects the current value of the program counter.

```
library ieee;
 2
      use ieee.std_logic_1164.all;
 3
     use ieee.std_logic_arith.all;
 4
    use ieee.std_logic_unsigned.all;
 5
 6
    mentity pc is
7
    port (
8
                    : in std logic;
            clr
9
                    : in std_logic;
            clk
                    : in std_logic;
10
            1d
                    : in std_logic;
11
           inc
                    : in std_logic_vector(31 downto 0);
12
            d
                    : out std_logic_vector(31 downto 0)
13
            q
14
           );
15
      end pc;
16
    marchitecture Behavior of pc is
17
18
        component add
    19
           port (
    20
              A : in std_logic_vector(31 downto 0);
21
              B : out std_logic_vector(31 downto 0)
    1
22
           );
23
         end component;
24
         component mux2to1
25
    port (
                       : in std_logic;
26
              S
                      : in std_logic_vector(31 downto 0);
27
              w0, w1
28
              f
                       : out std_logic_vector(31 downto 0)
29
              );
30
         end component;
31
    component register32
32
    port (
33
                    : in std_logic_vector(31 downto 0);
              ld : in std_logic;
clr : in std_logic;
clk : in std_logic;
34
35
36
37
                    : out std_logic_vector(31 downto 0)
              Q
38
            );
                      . Out Stu_rogio_vector(or downto v)
38
             );
39
          end component;
40
          signal add_out : std_logic_vector(31 downto 0);
          signal mux_out : std_logic_vector(31 downto 0);
41
42
          signal q_out : std_logic_vector(31 downto 0);
43
      begin
          add0 : add port map(q_out, add_out);
44
45
          mux0 : mux2to1 port map(inc, d, add_out, mux_out);
          reg0 : register32 port map(mux_out, ld, clr, clk, q_out);
46
47
          q <= q_out;
48
       end Behavior;
4
```

### **Results:**

#### Register 32:

When ld is high at the initial rising edge of the clock, the register takes in the value of d and stores it in q. This value in q remains unchanged until ld is high again on a subsequent rising clock edge, at which time q updates to d's new value. This cycle of updating continues each time there's a rising edge on the clock and ld is high, indicating that the register operates as intended: it transfers the input d to the output q upon receiving the ld command. In this waveform, the clr signal is not activated, so there's no instance where the output q resets to zero.



**PC:** Initially, with ld set high, q is configured to load the value from d on the first rising edge of clk. If ld is set low while inc is high and the PC design increments on a rising clock edge, then q should increment on each rising edge where inc remains high. The value of q changes only during the rising edges of the clock, and this occurs when either ld or inc is high. In scenarios where ld is high, q adopts the value from d. Conversely, when inc is high, the value of q increases incrementally.



### **Discussion:**

The PC's primary role is to track the address of the next instruction, and its correct functioning is crucial for sequential instruction execution and control flow. If the PC's behaviour–incrementing after each instruction or jumping to specific addresses during branch or jump instructions—aligns with expected outcomes, it indicates a successful implementation, crucial for the system's overall functionality. Deviations from expected behaviour are equally significant, as they highlight potential errors or areas for improvement. The output values increment by 4 when the 'inc' is set high, and when the 'ld' value is set to low, the number stays constant until the value returns to being high. The rising edge value is 5, and it takes over the output once the 'inc' is set to low. A reset takes place and sets the output value to 0. After that, the process continues with the rising edge value and the increment of 4, which goes back to the rising edge value of 5. The PC code, VHDL code and the waveform function are correct according to the objective of this lab.