# **Experiment 910**

## (Fully associative and set associative cache memory mapping)

**Aim:** Implement Fully associative and set associative cache memory mapping. **Theory:** 

### **Fully Associative Mapping-**

- A block of main memory can map to any line of the cache that is freely available at that moment.
- This makes fully associative mapping more flexible than direct mapping.
- All the lines of cache are freely available.
- Thus, any block of main memory can map to any line of the cache.
- Had all the cache lines been occupied, then one of the existing blocks will have to be replaced.



In fully associative mapping, the physical address is divided as-

Block Number / Tag Block / Line Offset

Division of Physical Address in Fully Associative Mapping

**Set associative cache** combines the ideas of direct mapped cache and fully associative cache. An N-way set associative cache mapping is like direct mapped cache in that a memory reference maps to a particular location in cache. Unlike direct mapped cache, a memory reference maps to a set of several cache blocks, similar to the way in which fully associative cache works. Instead of mapping anywhere in the entire cache, a memory reference can map only to the subset of cache slots.

The number of cache blocks per set in set associative cache varies according to overall system design. For example, a 2-way set associative cache can be conceptualized as shown in the schematic below. Each set contains two different memory blocks.



A Logical view of 2-way set associative cache



B Linear view of 2-way set associative cache

In set associative cache mapping, a memory reference is divided into three fields: tag, set, and offset. As with direct-mapped cache, the offset field chooses the byte within the cache block, and the tag field uniquely identifies the memory address. The set field determines the set to which the memory block maps.

Suppose we are using 2-way set associative mapping with a byte-addressable main memory of 214 bytes and a cache with 16 blocks, where each block contains 8 bytes. — Cache has a total of 16 blocks, and each set has 2 blocks, then there are 8 sets in cache. — Thus, the set field is 3 bits, the offset field is 3 bits, and the tag field is 8 bits.



## **Problems on Set Associative Mapping**

1. Consider a 2-way set associative mapped cache of size 16 KB with block size 256 bytes.

The size of main memory is 128 KB. Find-

Number of bits in tag

Tag directory size

Solution-

Given-

Set size = 2

Cache memory size = 16 KB

Block size = Frame size = Line size = 256 bytes

Main memory size = 128 KB

We consider that the memory is byte addressable.

Number of Bits in Physical Address-

We have.

Size of main memory

- = 128 KB
- = 217 bytes

Thus, Number of bits in physical address = 17 bits



Number of Bits in Block Offset-

We have,

Block size

- = 256 bytes
- = 28 bytes

Thus, Number of bits in block offset = 8 bits



Number of Lines in Cache-

Total number of lines in cache

- = Cache size / Line size
- = 16 KB / 256 bytes

- = 214 bytes / 28 bytes
- = 64 lines

Thus, Number of lines in cache = 64 lines

Number of Sets in Cache-

Total number of sets in cache

- = Total number of lines in cache / Set size
- = 64 / 2
- = 32 sets
- = 25 sets

Thus, Number of bits in set number = 5 bits



Number of Bits in Tag-

Number of bits in tag

- = Number of bits in physical address (Number of bits in set number + Number of bits in block offset)
- = 17 bits (5 bits + 8 bits)
- = 17 bits 13 bits
- = 4 bits

Thus, Number of bits in tag = 4 bits



Tag Directory Size-

Tag directory size

- = Number of tags x Tag size
- = Number of lines in cache x Number of bits in tag
- $= 64 \times 4 \text{ bits}$
- = 256 bits
- = 32 bytes

Thus, size of tag directory = 32 bytes

#### Simulation of a fully associative cache with 8 lines each of 1 word.

Simulation program maintains an array with 8 tags and the most-recently-used ordering of the lines in the array *mru[]*. When each address is read from the trace file, it is compared to all of the tags in the cache in the first for loop. If the tag is found, a

hit is recorded, and the *mru[]* array is updated using the *mruUpdate()* function, and the loop is exited via the *break* statement. A miss is detected when no matches are found after searching all 8 tags. In this case the loop index, *i*, will be set to 8. On a miss the least recently-used tag, which should be the last element in *mru[]*, is chosen for replacement, the tag is updated, and the *mru[]* array is updated.

As before, the cache simulator outputs a line for every meomory access. When the end of the trace file is reached a summary is printed out.

```
include <stdio.h>
int tag[8];
int mru[8] = \{7,6,5,4,3,2,1,0\};
void mruUpdate(int index)
  int i;
  // find index in mru
  for (i = 0; i < 8; i++)
    if (mru[i] == index)
       break;
  // move earlier refs one later
  while (i > 0) {
    mru[i] = mru[i-1];
    i---;
  }
  mru[0] = index;
int main( )
  int addr;
  int i, j, t;
  int hits, accesses;
  FILE *fp;
  fp = fopen("trace.txt", "r");
  hits = 0;
  accesses = 0;
  while (fscanf(fp, "%x", &addr) > 0) {
     /* simulate fully associative cache with 8 words */
    accesses += 1;
     printf("%3d: 0x%08x ", accesses, addr);
    for (i = 0; i < 8; i++)
       if (tag[i] == addr) \{
         hits += 1;
         printf("Hit%d ", i);
         mruUpdate(i);
         break;
       }
    if (i == 8) {
```

```
/* allocate entry */
    printf("Miss");
    i = mru[7];
    tag[i] = addr;
    mruUpdate(i);
}
for (i = 0; i < 8; i++)
    printf("0x%08x", tag[i]);
for (i = 0; i < 8; i++)
    printf("%d", mru[i]);
    printf("\n");
}
printf("Hits = %d, Accesses = %d, Hit ratio = %f\n", hits, accesses,
((float)hits)/accesses);
close(fp);
}
```

#### Use trace.txt as below

 $FILE - trace.txt : 0x80000000 \ 0x80000004 \ 0x80000008 \ 0x8000000C \ 0x00000020 \ 0x80000010 \ 0x80000014 \ 0x800000018 \ 0x8000000C \ 0x00000024 \ 0x80000010 \ 0x80000014 \ 0x80000018 \ 0x8000000C \ 0x00000028 \ 0x80000010 \ 0x80000014 \ 0x80000014 \ 0x80000018 \ 0x80000010 \ 0x80000014 \ 0x80000018 \ 0x80000010 \ 0x80000014 \ 0x80000016 \ 0x80000014 \ 0x80000016 \ 0x80000016 \ 0x80000014 \ 0x80000018 \ 0x80000016 \ 0x80000016 \ 0x80000016 \ 0x80000014 \ 0x80000018 \ 0x80000016 \ 0x80000014 \ 0x80000016 \ 0x80000014 \ 0x80000014 \ 0x80000016 \ 0x80000014 \ 0x80000016 \ 0x800000$ 

#### Lab Assignments to complete in this session

Compile and execute the fully-associative cache simulator provided above. Report the final number of hits and accesses output by the code. Based on the pattern of cache hits, estimate the hit rate of the given trace file generated by miniMIPs code fragment in the steady state (once the compulsary misses are accounted for).

#### **Conclusion:**

From this experiment, we learn about the importance of cache memory as it improves the efficiency of data retrieval. It stores program instructions and data that are used repeatedly in the operation of programs or information that the CPU is likely to need next. Fast access to these instructions increases the overall speed of the program. A major advantage of fully associative mapped cache is its simplicity and ease of implementation. However, it has its own disadvantage, which is that it is expensive as it requires storing addresses along with the data. Set Associative mapping, on the other hand, has the highest hit-ratio compared to two previous two cache memories discussed above. Thus, its performance is considerably better. However, Set-Associative cache memory is very expensive. As the size of set increases, the cost increases.