### **Features**

- 32K x 8 advanced high-speed CMOS static RAM
- Commercial (0° to 70°C) and Industrial (-40° to 85°C) temperature options
- Equal access and cycle times
  - Commercial: 12ns
  - Commercial and Industrial: 15/20/25ns
- One Chip Select plus one Output Enable pin
- Bidirectional data inputs and outputs directly TTL-compatible
- Low power consumption via chip deselect
- Commercial product available in 28-pin 300-mil Plastic DIP, 300 mil Plastic SOJ and TSOP packages
- Industrial product available in 28-pin 300 mil Plastic SOJ and TSOP packages
- Industrial temperature range (-40°C to +85°C) is available for selected speeds
- Green parts available, see ordering information

### Description

The IDT71256SA is a 262,144-bit high-speed Static RAM organized as  $32K \times 8$ . It is fabricated using high-performance, high-reliability CMOS technology. This state-of-the-art technology, combined with innovative circuit design techniques, provides a cost-effective solution for high-speed memory needs.

The IDT71256SA has an output enable pin which operates as fast as 6ns, with address access times as fast as 12ns. All bidirectional inputs and outputs of the IDT71256SA are TTL-compatible and operation is from a single 5V supply. Fully static asynchronous circuitry is used, requiring no clocks or refresh for operation.

The IDT71256SA is packaged in 28-pin 300-mil Plastic DIP, 28-pin 300 mil Plastic SQ J and TSQP

## Functional Block Diagram



# Pin Configurations(1)



## DIP/SOJ Top View



## TSOP Top View

#### NOTE:

1. This text does not indicate orientation of actual part-marking.

# Recommended Operating Temperature and Supply Voltage

| Grade      | Temperature    | GND | Vcc         |
|------------|----------------|-----|-------------|
| Commercial | 0°C to +70°C   | 0V  | 4.5V ± 5.5V |
| Industrial | -40°C to +85°C | 0V  | 4.5V ± 5.5V |

2948 tbl 01

# Absolute Maximum Ratings<sup>(1)</sup>

| Symbol | Rating                              | Value           | Unit |
|--------|-------------------------------------|-----------------|------|
| Vcc    | Supply Voltage<br>Relative to GND   | -0.5 to +7.0    | V    |
| VTERM  | Terminal Voltage<br>Relative to GND | -0.5 to Vcc+0.5 | V    |
| TBIAS  | Temperature Under Bias              | -55 to +125     | °C   |
| Tstg   | Storage Temperature                 | -55 to +125     | °C   |
| Рт     | Power Dissipation                   | 1.0             | W    |
| Іоит   | DC Output Current                   | 50              | mA   |

NOTF:

2948 tbl 02

Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS
may cause permanent damage to the device. This is a stress rating only and
functional operation of the device at these or any other conditions above those
indicated in the operational sections of this specification is not implied. Exposure
to absolute maximum rating conditions for extended periods may affect
reliability.

### Truth Table<sup>(1,2)</sup>

| <u></u> <del>C</del> <del>S</del> | ŌĒ | WE | I/O     | Function                    |
|-----------------------------------|----|----|---------|-----------------------------|
| L                                 | L  | Н  | DATAout | Read Data                   |
| L                                 | Χ  | L  | DATAIN  | Write Data                  |
| L                                 | Н  | Н  | High-Z  | Outputs Disabled            |
| Н                                 | Х  | Χ  | High-Z  | Deselected - Standby (ISB)  |
| VHC <sup>(3)</sup>                | Χ  | Χ  | High-Z  | Deselected - Standby (ISB1) |

2948 tbl 03

2948 tbl 04

NOTES

- 1.  $H = V_{IH}$ ,  $L = V_{IL}$ , x = Don't care.
- 2. VLC = 0.2V, VHC = VCC -0.2V.
- 3. Other inputs  $\geq VHC$  or  $\leq VLC$ .

# Recommended DC Operating Conditions

| Symbol | Parameter          | Min.                | Тур. | Max.     | Unit |
|--------|--------------------|---------------------|------|----------|------|
| Vcc    | Supply Voltage     | 4.5                 | 5.0  | 5.5      | ٧    |
| GND    | Ground             | 0                   | 0    | 0        | ٧    |
| VIH    | Input High Voltage | 2.2                 |      | Vcc +0.5 | ٧    |
| VIL    | Input Low Voltage  | -0.5 <sup>(1)</sup> |      | 0.8      | ٧    |

NOTE:

1.  $V_{IL}$  (min.) = -1.5V for pulse width less than 10ns, once per cycle.

### DC Electrical Characteristics

 $(VCC = 5.0V \pm 10\%)$ 

|        |                        |                                                                   | IDT71256SA |      |      |
|--------|------------------------|-------------------------------------------------------------------|------------|------|------|
| Symbol | Parameter              | Test Conditions                                                   | Min.       | Max. | Unit |
| Iu     | Input Leakage Current  | Vcc = Max., Vin = GND to Vcc                                      | _          | 5    | μΑ   |
| llo    | Output Leakage Current | Vcc = Max., $\overline{CS}$ = V <sub>IH</sub> , Vout = GND to Vcc | _          | 5    | μΑ   |
| Vol    | Output Low Voltage     | IoL = 8mA, Vcc = Min.                                             | _          | 0.4  | V    |
| Vон    | Output High Voltage    | IOH = -4mA, VCC = Min.                                            | 2.4        | -    | V    |

2948 tbl 05

### DC Electrical Characteristics(1)

 $(VCC = 5.0V \pm 10\%, VLC = 0.2V, VHC = VCC-0.2V)$ 

| Symbol | Parameter                                                                                                                                            | 71256SA12 | 71256SA15 | 71256SA20 | 71256SA25 | Unit |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|-----------|-----------|------|
| Icc    | $\frac{\text{Dynamic Operating Current}}{\text{CS}} \leq \text{VIL, Outputs Open, Vcc} = \text{Max., f} = \text{fmax}^{(2)}$                         | 160       | 150       | 145       | 145       | mA   |
| ISB    | Standby Power Supply Current (TTL Level) $\overline{CS} \ge V_H$ , Outputs Open, Vcc = Max., f = fmax <sup>(2)</sup>                                 | 50        | 40        | 40        | 40        | mA   |
| ISB1   | Standby Power Supply Current (CMOS Level) $\overline{CS} \ge V$ Hc, Outputs Open, Vcc = Max., f = $0^{(2)}$ , $V$ IN $\le V$ LC or $V$ IN $\ge V$ HC | 15        | 15        | 15        | 15        | mA   |

2948 tbl 06 NOTES:

- 1. All values are maximum guaranteed values.
- 2.  $f_{MAX} = 1/t_{RC}$  (all address inputs are cycling at  $f_{MAX}$ ); f = 0 means no address input lines are changing.

### **AC Test Conditions**

| Input Pulse Levels            | GND to 3.0V         |
|-------------------------------|---------------------|
| Input Rise/Fall Times         | 3ns                 |
| Input Timing Reference Levels | 1.5V                |
| Output Reference Levels       | 1.5V                |
| AC Test Load                  | See Figures 1 and 2 |

Capacitance

(TA = +25°C, f = 1.0MHz, SOJ package)

| Symbol | Parameter <sup>(1)</sup> | Conditions | Max. | Unit |
|--------|--------------------------|------------|------|------|
| Cin    | Input Capacitance        | VIN = 3dV  | 7    | pF   |
| Cvo    | I/O Capacitance          | Vout = 3dV | 7    | pF   |

NOTE:

2948 tbl 07

1. This parameter is guaranteed by device characterization, but not production tested.



Figure 1. AC Test Load



Figure 2. AC Test Load (for tclz, tolz, tchz, tohz, tow, and twhz)

\*Including jig and scope capacitance.

### AC Electrical Characteristics (Vcc = 5.0V ± 10%)

|                     | Tectifical Characteristics (vi     | 7125 | 6SA12 |      | 6SA15 | 71256 | 6SA20 | 7125 | 6SA25 |      |
|---------------------|------------------------------------|------|-------|------|-------|-------|-------|------|-------|------|
| Symbol              | Parameter                          | Min. | Max.  | Min. | Max.  | Min.  | Max.  | Min. | Max.  | Unit |
| Read Cy             | /cle                               | 1    |       |      |       | I     |       | 1    |       | 1    |
| trc                 | Read Cycle Time                    | 12   | _     | 15   | _     | 20    | _     | 25   | _     | ns   |
| taa                 | Address Access Time                | _    | 12    | _    | 15    | _     | 20    | _    | 25    | ns   |
| tacs                | Chip Select Access Time            |      | 12    | _    | 15    |       | 20    |      | 25    | ns   |
| tcLz <sup>(1)</sup> | Chip Select to Output in Low-Z     | 4    |       | 4    |       | 4     |       | 4    | _     | ns   |
| tcHz <sup>(1)</sup> | Chip Select to Output in High-Z    | 0    | 6     | 0    | 7     | 0     | 10    | 0    | 11    | ns   |
| toe                 | Output Enable to Output Valid      | _    | 6     | _    | 7     |       | 10    | _    | 11    | ns   |
| toLz <sup>(1)</sup> | Output Enable to Output in Low-Z   | 0    | _     | 0    | _     | 0     | _     | 0    | _     | ns   |
| tонz <sup>(1)</sup> | Output Disable to Output in High-Z | 0    | 6     | 0    | 6     | 0     | 8     | 0    | 10    | ns   |
| tон                 | Output Hold from Address Change    | 3    | _     | 3    | _     | 3     | _     | 3    | _     | ns   |
| tpu <sup>(1)</sup>  | Chip Select to Power Up Time       | 0    | _     | 0    | _     | 0     | _     | 0    | _     | ns   |
| tpD <sup>(1)</sup>  | Chip Deselect to Power Down Time   | _    | 12    | _    | 15    |       | 20    | _    | 25    | ns   |
| Write Cy            | ycle                               |      | •     | •    | •     |       | •     | •    |       |      |
| twc                 | Write Cycle Time                   | 12   | _     | 15   | _     | 20    | _     | 25   | _     | ns   |
| taw                 | Address Valid to End-of-Write      | 9    | _     | 10   | _     | 15    | _     | 20   | _     | ns   |
| tcw                 | Chip Select to End-of-Write        | 9    |       | 10   |       | 15    |       | 20   | _     | ns   |
| tas                 | Address Set-up Time                | 0    |       | 0    |       | 0     |       | 0    | _     | ns   |
| twp                 | Write Pulse Width                  | 8    | _     | 10   |       | 15    |       | 20   | _     | ns   |
| twr                 | Write Recovery Time                | 0    | _     | 0    |       | 0     |       | 0    | _     | ns   |
| tow                 | Data Valid to End-of-Write         | 6    | _     | 7    |       | 11    |       | 13   | _     | ns   |
| tон                 | Data Hold Time                     | 0    |       | 0    |       | 0     |       | 0    | _     | ns   |
| tow <sup>(1)</sup>  | Output Active from End-of-Write    | 4    | _     | 4    |       | 4     |       | 4    | _     | ns   |
| twhz <sup>(1)</sup> | Write Enable to Output in High-Z   | 0    | 6     | 0    | 6     | 0     | 10    | 0    | 11    | ns   |

NOTE:

1. This parameter is guaranteed with the AC Load (Figure 2) by device characterization, but is not production tested.

2948 tbl 09

# Timing Waveform of Read Cycle No. 1<sup>(1)</sup>



# Timing Waveform of Read Cycle No. 2<sup>(1,2,4)</sup>



### NOTES:

- 1. WE is HIGH for Read Cycle.
- 2. Device is continuously selected,  $\overline{CS}$  is LOW.
- 3. Address must be valid prior to or coincident with the later of  $\overline{\text{CS}}$  transition LOW; otherwise tax is the limiting parameter.
- 4.  $\overline{OE}$  is LOW.
- 5. Transition is measured ±200mV from steady state.

# Timing Waveform of Write Cycle No. 1 (WE Controlled Timing)(1,2,4)



# Timing Waveform of Write Cycle No. 2 (CS Controlled Timing)(1,4)



#### NOTES:

- 1. A write occurs during the overlap of a LOW  $\overline{\text{CS}}$  and a LOW  $\overline{\text{WE}}$ .
- 2.  $\overline{\text{OE}}$  is continuously  $\overrightarrow{\text{HIGH}}$ . If during a  $\overline{\text{WE}}$  controlled write cycle  $\overline{\text{OE}}$  is LOW, twp must be greater than or equal to twnz + tow to allow the I/O drivers to turn off and data to be placed on the bus for the required tow. If  $\overline{\text{OE}}$  is HIGH during a  $\overline{\text{WE}}$  controlled write cycle, this requirement does not apply and the minimum write pulse is as short as the specified twp.
- 3. During this period, I/O pins are in the output state, and input signals must not be applied.
- 4. If the CS LOW transition occurs simultaneously with or after the WE LOW transition, the outputs remain in a high-impedance state.
- 5. Transition is measured ±200mV from steady state.

# **Ordering Information**



NOTES:

2948 drw 09

- 1. Available in commercial temperature range only.
- 2. Contact your local sales office for Industrial temp range for other speeds, packages and powers.

### Orderable Part Information

| Speed (ns) | Orderable Part ID | Pkg.<br>Code | Pkg.<br>Type | Temp.<br>Grade |
|------------|-------------------|--------------|--------------|----------------|
| 12         | 71256SA12PZG      | PZG28        | TSOP         | С              |
|            | 71256SA12PZG8     | PZG28        | TSOP         | С              |
|            | 71256SA12TPG      | PTG28        | PDIP         | С              |
|            | 71256SA12YG       | PJG28        | SOJ          | С              |
|            | 71256SA12YG8      | PJG28        | SOJ          | С              |
| 15         | 71256SA15PZG      | PZG28        | TSOP         | С              |
|            | 71256SA15PZG8     | PZG28        | TSOP         | С              |
|            | 71256SA15PZGI     | PZG28        | TSOP         | I              |
|            | 71256SA15PZGI8    | PZG28        | TSOP         | I              |
|            | 71256SA15TPG      | PTG28        | PDIP         | С              |
|            | 71256SA15TPGI     | PTG28        | PDIP         | I              |
|            | 71256SA15YG       | PJG28        | SOJ          | С              |
|            | 71256SA15YG8      | PJG28        | SOJ          | С              |
|            | 71256SA15YGI      | PJG28        | SOJ          | I              |
|            | 71256SA15YGI8     | PJG28        | SOJ          | Ī              |

| Speed<br>(ns) | Orderable Part ID | Pkg.<br>Code | Pkg.<br>Type | Temp.<br>Grade |
|---------------|-------------------|--------------|--------------|----------------|
| 20            | 71256SA20PZG      | PZG28        | TSOP         | С              |
|               | 71256SA20PZG8     | PZG28        | TSOP         | С              |
|               | 71256SA20PZGI     | PZG28        | TSOP         | I              |
|               | 71256SA20PZGI8    | PZG28        | TSOP         | I              |
|               | 71256SA20TPG      | PTG28        | PDIP         | С              |
|               | 71256SA20TPGI     | PTG28        | PDIP         | I              |
|               | 71256SA20YG       | PJG28        | SOJ          | С              |
|               | 71256SA20YG8      | PJG28        | SOJ          | С              |
|               | 71256SA20YGI      | PJG28        | SOJ          | I              |
|               | 71256SA20YGI8     | PJG28        | SOJ          | I              |
| 25            | 71256SA25PZG      | PZG28        | TSOP         | С              |
|               | 71256SA25PZG8     | PZG28        | TSOP         | С              |
|               | 71256SA25PZGI     | PZG28        | TSOP         | I              |
|               | 71256SA25PZGI8    | PZG28        | TSOP         | I              |
|               | 71256SA25TPG      | PTG28        | PDIP         | С              |
|               | 71256SA25TPGI     | PTG28        | PDIP         | I              |
|               | 71256SA25YG       | PJG28        | SOJ          | С              |
|               | 71256SA25YG8      | PJG28        | SOJ          | С              |

# Datasheet Document History

| 1/7/00   |                | Updated to new format                                                                     |
|----------|----------------|-------------------------------------------------------------------------------------------|
|          | Pg. 1, 3, 4, 7 | Revised Industrial Temperature range offerings                                            |
|          | Pg. 6          | Removed Note No. 1 for Write Cycle diagrams, renumbered footnotes and notes               |
|          | Pg. 8          | Added Datasheet Document History                                                          |
| 08/09/00 |                | Not recommended for new designs                                                           |
| 02/01/01 |                | Removed "Not recommended for new designs"                                                 |
| 09/30/04 | Pg. 7          | Added "Restricted hazardous substance device" to ordering informations.                   |
| 02/20/07 | Pg. 7          | Added TT generation die step to data sheet ordering information.                          |
| 04/28/11 | Pg. 1, 2, 7    | Obsoleted 28-pin 600 mil and removed TT generation die step from Ordering information.    |
|          |                | Added Tape and Reel to Ordering information and updated description of Restricted         |
|          |                | hazardous substance device to Green                                                       |
| 11/03/14 | Pg. 1 & 8      | Removed 12ns I-temp offering in Features. Added note regarding 12ns commercial only on    |
|          |                | the Ordering information page. Removed IDT as a reference for fabrication in Description. |
|          | Pg. 2 & 8      | Removed package extensions from pinouts and from Ordering information.                    |
| 06/29/20 | Pg. 1 - 9      | Rebranded as Renesas datasheet                                                            |
|          | Pg. 1 & 7      | Updated Industrial temp range and green availability                                      |
|          | Pg. 2 & 7      | Updated package codes                                                                     |
|          | Pg. 7          | Added Orderable Part Information tables                                                   |

#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/