# **Computer Architecture**

Chapter 2

**Instructions: Language of the Computer** 

#### APPENDICES

| A | Accombl |
|---|---------|

#### Assemblers, Linkers, and the SPIM Simulator A-2

- A.1 Introduction A-3
- A.2 Assemblers A-10
- A.3 Linkers A-18
- A.4 Loading A-19
- A.5 Memory Usage A-20
- A.6 Procedure Call Convention A-22
- A.7 Exceptions and Interrupts A-33
- A.8 Input and Output A-38
- A.9 SPIM A-40
- A.10 MIPS R2000 Assembly Language A-45
- A.11 Concluding Remarks A-81
- A.12 Exercises A-82

#### В

#### The Basics of Logic Design B-2

- B.1 Introduction B-3
- B.2 Gates, Truth Tables, and Logic Equations B-4
- B.3 Combinational Logic B-9
- B.4 Using a Hardware Description Language B-20
- B.5 Constructing a Basic Arithmetic Logic Unit B-26
- B.6 Faster Addition: Carry Lookahead B-38
- B.7 Clocks B-48
- B.8 Memory Elements: Flip-Flops, Latches, and Registers B-50
- B.9 Memory Elements: SRAMs and DRAMs B-58
- B.10 Finite-State Machines B-67
- B.11 Timing Methodologies B-72
- B.12 Field Programmable Devices B-78
- B.13 Concluding Remarks B-79
- B.14 Exercises B-80

#### ONLINE CONTENT



#### Graphics and Computing GPUs C-2

- C.1 Introduction C-3
- C.2 GPU System Architectures C-7
- C.3 Programming GPUs C-12
- C.4 Multithreaded Multiprocessor Architecture C-25
- C.5 Parallel Memory System C-36
- C.6 Floating Point Arithmetic C-41
- C.7 Real Stuff: The NVIDIA GeForce 8800 C-46
- C.8 Real Stuff: Mapping Applications to GPUs C-55
- C.9 Fallacies and Pitfalls C-72
- C.10 Concluding Remarks C-76
- C.11 Historical Perspective and Further Reading C-77



#### Mapping Control to Hardware D-2

- D.1 Introduction D-3
- D.2 Implementing Combinational Control Units D-4
- D.3 Implementing Finite-State Machine Control D-8
- D.4 Implementing the Next-State Function with a Sequencer D-22
- D.5 Translating a Microprogram to Hardware D-28
- D.6 Concluding Remarks D-32
- D.7 Exercises D-33



#### A Survey of RISC Architectures for Desktop, Server, and Embedded Computers E-2

- E.1 Introduction E-3
- E.2 Addressing Modes and Instruction Formats E-5
- E.3 Instructions: The MIPS Core Subset E-9
- E.4 Instructions: Multimedia Extensions of the Desktop/Server RISCs E-16
- E.5 Instructions: Digital Signal-Processing Extensions of the Embedded RISCs E-19
- E.6 Instructions: Common Extensions to MIPS Core E-20
- E.7 Instructions Unique to MIPS-64 E-25
- E.8 Instructions Unique to Alpha E-27
- E.9 Instructions Unique to SPARC v9 E-29
- E.10 Instructions Unique to PowerPC E-32
- E.11 Instructions Unique to PA-RISC 2.0 E-34
- E.12 Instructions Unique to ARM E-36
- E.13 Instructions Unique to Thumb E-38
- E.14 Instructions Unique to SuperH E-39

## **Instructions: Language of the Computer**

- 2.1 Introduction 62
- 2.2 Operations of the Computer Hardware 63
- 2.3 Operands of the Computer Hardware 66
- 2.4 Signed and Unsigned Numbers 73
- 2.5 Representing Instructions in the Computer 80
- 2.6 Logical Operations 87
- 2.7 Instructions for Making Decisions 90
- 2.8 Supporting Procedures in Computer Hardware 96
- 2.9 Communicating with People 106
- 2.10 MIPS Addressing for 32-Bit Immediates and Addresses 111
- 2.11 Parallelism and Instructions: Synchronization 121
- 2.12 Translating and Starting a Program 123
- 2.13 A C Sort Example to Put It All Together 132 2.14 Arrays versus Pointers 141
- 2.15 Advanced Material: Compiling C and Interpreting Java 145
- 2.16 Real Stuff: ARMv7 (32-bit) Instructions 145 2.17 Real Stuff: x86 Instructions 149
- 2.18 Real Stuff: ARMv8 (64-bit) Instructions 158 2.19 Fallacies and Pitfalls 159
- 2.20 Concluding Remarks 161
- 2.21 Historical Perspective and Further Reading 163 2.22 Exercises 164 2020 Computer Architecture 3 최창열 교수

## The Instruction Set: a Critical Interface



Instruction: words

Instructions Set: vocabulary

#### **Functions of Instruction Set**

- Any Processor Must Be Able to Do at Least the Following Basic Functions
  - Arithmetic and Logic Operations
  - Data transfer to and from the memory
  - Conditional branches
    - Need a way to determine a condition
    - Need a target memory address to branch to if condition is met (or not met), go to next instruction otherwise
  - Jump and subroutine linkage (procedure call)
    - Need a large range of target memory address to branch
    - Procedure call needs a return address
- Additional functions: Examples
  - Move data between registers, to I/O, or to co-processor
  - Exception and Interrupt Instructions

### **Instruction Sets Classification**

### An Abstract Data Type

- Objects ≡ Registers & Memory
- Operations ≡ Instructions
  - C code: a = b + c
  - MIPS 'code': add a, b, c
- Operand vs. register



### Classifying Instruction Sets

- Machine : number/kind of registers
  - 0 (stack machine)
- 1 (accumulator machine)

small (2-6)

- general registers (e.g. 16, 32 or more)
- # of addresses per instruction
  - 0 (stack machine)
  - 1 (accumulator machine)
  - 2 (general registers)
  - 3 (general registers)

## **Instruction Set Architecture (ISA)**



complier

\_\_\_\_

**2020 Compu** 

## **Brief Historical Perspective on ISAs**

- The ISA defines:
  - The system's state (e.g. registers, memory, program counter)
  - The instructions the CPU can execute
  - The effect that each of these instructions will have on the system state
- General-purpose registers
  - Registers can be used for any purpose
  - E.g. MIPS, ARM, x86
- Register-memory architectures
  - One operand may be in memory (e.g. accumulators)
  - E.g. x86 processors, Motorola 68000
- Register-register architectures (aka load-store)
  - All operands *must* be in registers
  - E.g. MIPS, ARM





## **Memory Addressing Mode**

- Memory Address and Content
  - Given k-bit address, the address space is of size 2<sup>k</sup>
  - Each memory transfer consists of one word of *n* bits



- Addressing Mode:
  - Ways to specify an operand in an assembly language

## **Operations in Instructions Set**

### Standard Operations

Data Movement load (from memory)

store (to memory)

memory-to-memory move register-to-register move input (from I/O device) output (to I/O device) push, pop (to/from stack)

**Arithmetic** integer (binary + decimal) or FP

add, subtract, multiply, divide

Shift shift left/right, rotate left/right

**Logical** not, and, or, set, clear

Control flow Jump (unconditional), Branch (conditional)

Subroutine Linkage call, return

Interrupt trap, return

**Synchronization** test & set (atomic r-m-w)

**String** search, move, compare

**Graphics** pixel and vertex operations,

compression/decompression

#### **Instruction Usage**

#### Designed versus actually used operations

#### **Typical Instructions Provided by CISC**

| Data Movement         | Load (from Memory) Store (to Memory) Memory-to-Memory Move Register-to-Register Move Input (from I/O Device) Output (to I/O Device) Push, Pop (to/from Stack) |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Arithmetic            | Integer (binary + decimal) or FP<br>Add, Subtract, Multiply, Divide                                                                                           |
| Logical               | not, and, or, set, clear                                                                                                                                      |
| Shift                 | Shift Left/Right, Rotate Left/Right                                                                                                                           |
| Control (Jump/Branch) | Unconditional, Conditional                                                                                                                                    |
| Subroutine Linkage    | call, return                                                                                                                                                  |
| Interrupt             | trap, return                                                                                                                                                  |
| Synchronization       | test & set (atomic read-modify-write)                                                                                                                         |
| String                | search, translate                                                                                                                                             |

Simple instructions dominate instruction frequency and most of the instructions in CISC are not used.

**Top 10 80X86 Instructions** 

| Ran | k Instruction  | Average %      |  |
|-----|----------------|----------------|--|
|     |                | total executed |  |
|     |                |                |  |
| 1   | load           | 22%            |  |
| 2   | conditional    | 20%            |  |
|     | branch         |                |  |
| 3   | compare        | 16%            |  |
| 4   | store          | 12%            |  |
| 5   | add            | 8%             |  |
| 6   | and            | 6%             |  |
| 7   | sub            | 5%             |  |
| 8   | move register- | 4%             |  |
|     | register       |                |  |
| 9   | call           | 1%             |  |
| 10  | return         | 1%             |  |
|     | Total          | 96%            |  |

Make these instructions fast!

Amdahl's law – make the

common cases fast!

## **Instruction Formats: Length, Operation**

- Variable-length instructions
  - 80x86: 1 ~ 17 bytes, Digital VAX: 1 ~ 54 bytes
  - require multi-step fetch and decode
  - more flexible (but complex) and compact IS
- Fixed-length instructions
  - Used in most RISC (Reduced Instruction Set Computers)
  - MIPS, PowerPC: Instructions are 4 bytes long.
  - Allow for easy fetch and decode.
  - Simplify pipelining and parallelism.
- Hybrid instructions : a mix of variable- and fixed-length instructions
- Opcode
  - unique code to specify the desired operation
- The type and size of the operands
  - Character (8 bits), half-word (eg: 16 bits), word (eg: 32 bits), single-precision floating point (eg: 1 word), double-precision floating point (eg: 2 words).

## **Encoding the Instruction Set**

- How are instructions represented in binary format for execution by the processor?
- Things to be decided :
  - Number of registers
  - Number of addressing modes
  - Number of operands in an instruction
- Choices

Operation

| Operation and no. of operands                              | Address<br>specifier 1 | Address<br>field 1     | • • •          | Address<br>specifier | Address<br>field |
|------------------------------------------------------------|------------------------|------------------------|----------------|----------------------|------------------|
| (a) Variable (e.g.,                                        | VAX, Intel 80x86)      |                        |                |                      |                  |
| Operation                                                  | Address                | Address                | Addre          | ess                  |                  |
| operao                                                     | field 1                | field 2                | field 3        |                      |                  |
| (b) Fixed (e.g., Alpha, ARM, MIPS, PowerPC, SPARC, SuperH) |                        |                        |                |                      |                  |
|                                                            |                        |                        | _              |                      |                  |
| Operation                                                  | Address                | Address                |                |                      |                  |
|                                                            | specifier              | field                  |                |                      |                  |
|                                                            |                        |                        |                |                      |                  |
| Operation                                                  | Address specifier 1    | Address<br>specifier 2 | Addre<br>field | ess                  |                  |

Address specifier Address

field 1

Address

field 2

<sup>(</sup>c) Hybrid (e.g., IBM 360/70, MIPS16, Thumb, TI TMS320C54x)

#### RISC vs. CISC

- Complex Instruction Set Computer (CISC): x86-32(IA32)
  - > 1000 instructions, 1 to 15 bytes each
  - Single instruction performs complex operation
  - 10s of addressing modes
    - e.g. Mem[segment + reg + reg\*scale + offset]
- Desktops/Servers

- Reduced Instruction Set Computer (RISC): MIPS, ARM
  - Keep the instruction set small and simple, makes it easier to build/optimize hardware
    - ≈ 200 instructions, 32 bits each, 3 formats
    - all operands in registers
- □ Energy efficiency, Embedded Systems, Phones/Tablets

## <참고> What is RISC and Why?

- □ RISC is an architecture design concept based on the principle that simpler hardware runs faster (e.g. MIPS). It uses smaller and regular instruction set to achieve performance, while relying on compiler technology to achieve functions used to done by complex instructions.
- Opposite to RISC is Complex Instruction Set Computer (CISC) (e.g. Intel x86). CISC believes complex instructions implemented in hardware can achieve higher performance.



## <참고> Reduced Instruction Set Computer (RISC)

#### Dave Patterson

- RISC Project, 1982
- UC Berkeley
- RISC-I: ½ transistors & 3x faster
- Influences: Sun SPARC, namesake of industry

## □ John L. Hennessy

- MIPS, 1981
- Stanford
- Simple pipelining, keep full
- Influences: MIPS computer system, PlayStation, Nintendo





### **Mainstream ISAs**



x86

Designer Intel, AMD

Bits 16-bit, 32-bit and 64-bit

Introduced 1978 (16-bit), 1985 (32-bit), 2003

(64-bit)

**Design** CISC

**Type** Register-memory

**Encoding** Variable (1 to 15 bytes)

**Endianness** Little

Macbooks & PCs, Servers (Core i3, i5, i7, M) x86-64 Instruction Set



#### **ARM** architectures

Designer ARM Holdings

**Bits** 32-bit, 64-bit

Introduced 1985; 31 years ago

Design RISC

Type Register-Register

**Encoding** AArch64/A64 and AArch32/A32

use 32-bit instructions, T32 (Thumb-2) uses mixed 16- and 32-bit instructions. ARMv7 user-

space compatibility<sup>[1]</sup>

Endianness Bi (little as default)

Smartphone-like devices (iPhone, iPad, Raspberry Pi) ARM Instruction Set



#### **MIPS**

**Designer** MIPS Technologies, Inc.

Bits 64-bit (32 $\to$ 64)

Introduced 1981; 35 years ago

**Design** RISC

Type Register-Register

**Encoding** Fixed

Endianness Bi

Digital home & networking equipment (Blu-ray, PlayStation 2)
MIPS Instruction Set

\* RISC-V: The Free and Open RISC Instruction Set Architecture

https://riscv.org/

## **Summary**

- Many possible implementations of the same ISA
  - x86 implementations: 8086 (c. 1978), 80186, 286, 386, 486, Pentium, Pentium Pro, Pentium-4, Core i7, AMD Athlon, AMD Opteron, Transmeta Crusoe, SoftPC
  - MIPS implementations: R2000, R4000, R10000, ...
  - JVM: HotSpot, PicoJava, ARM Jazelle, ...
  - RISC-V: RV32I, RV32E, RV64I, RV128I, ...
    - Open-Source
- ISA classes : Stack, Accumulator, and General purpose register

Most current systems use general-purpose register(GPR) based ISA

## **Operations and Operands**

• Examples pp. 65 ~ 69

$$a = b + c$$
;

add a, b, c

## **Example Instructions(1)**

#### Basic arithmetic operation

```
add a, b, c \# a = b + c
sub a, b, c \# a = b - c
```

Regularity makes implementation simpler

### Arithmetic operation

```
f = (g+h) - (i+j);
add t0, g, h # temp t0 = g + h
add t1, i, j # temp t1 = i + j
sub f, t0, t1 # f = t0 - t1
```

It is the compiler's job to associate program variables with registers.

## **Example Instructions(2)**

## Memory Operand Example

```
g = h + A[8]; // Assume g in $s1, h in $s2
// Base address of A in $s3
```

Compiled MIPS (Index 8 requires offset of 32)

lw \$t0, 32(\$s3) #32 is offset, \$s3 base register

add \$1, \$2, \$0 #g = h + A[8]

## **MIPS Operands**

MIPS is a load-store register architecture



- 32 registers, each 32-bit (4 bytes) long
- Memory addresses are 32-bit long, "byte / word addressable"
- Each word contains 32 bits (4 bytes)
  - The common unit of transfer between processor and memory
  - Also commonly coincide with the register size, the integer size and instruction size in most architectures 2020 Computer Architecture - 22 - 최창열 교수

## **Memory Content: Big Endian vs. Little Endian**

Byte 1

Byte 2

Byte 3

Byte 4
Byte 5
Byte 6

Byte 7

- □ Since 8-bit bytes are so useful, most architectures address individual bytes in memory

  Address

  Byte 0
  - Alignment restriction the memory address of a word must be on natural word boundaries (a multiple of 4 in MIPS-32)
- Big Endian: leftmost byte is word address IBM 360/370, Motorola 68k, MIPS, Sparc, HP PA
- Little Endian: rightmost byte is word address Intel 80x86, DEC Vax, DEC Alpha (Windows NT)



https://www.youtube.com/watch?v=jhErugDB-34

## **Example Instructions(3)**

#### Immediate Operands

What about constant data?

e.g. 
$$a = b + 5$$

Constant data specified in an instruction:

addi \$s3, \$s4, 5

Make the common case fast!

Small constants are common (e.g. i++, i+=2)

Immediate operand avoids a load instruction

#### Constant Zero

In MIPS, register 0 is a constant zero

Can be addressed as \$zero

Useful for common operations

e.g. Copy registers

add \$t2, \$s1, \$zero 2020 Computer Architecture - 24 - 최창열 교수



#### MIPS operands

| Name                            | Example                                       | Comments                                                                                                                                                                                     |
|---------------------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 32 registers                    |                                               | Fast locations for data. In MIPS, data must be in registers to perform arithmetic, register \$zero always equals 0, and register\$at is reserved by the assembler to handle large constants. |
| 2 <sup>30</sup> memory<br>words | Memory[0], Memory[4], ,<br>Memory[4294967292] | Accessed only by data transfer instructions. MIPS uses byte addresses, so sequential word addresses differ by 4. Memory holds data structures, arrays, and spilled registers.                |

## Signed and Unsigned Numbers (Chap. 2.4)

- Binary digit or bits
  - Isb vs. msb
- Three ways in which signed binary numbers may be expressed:
  - Signed Magnitude
  - 1's Complement
  - 2's Complement
  - For binary 1010 ?
- Sign Extension

## MIPS (RISC) Design Principles

### Simplicity favors regularity

- fixed size instructions
- small number of instruction formats
- opcode always the first 6 bits

#### Smaller is faster

- limited instruction set
- limited number of registers in register file
- limited number of addressing modes

#### ■ Make the common case fast

- arithmetic operands from the register file (load-store machine)
- allow instructions to contain immediate operands (constants)

### Good design demands good compromises

support for different type of interpretations/classes

### MIPS-32 ISA

- Instruction Categories
  - Computational
  - Load/Store
  - Jump and Branch
  - Floating Point
    - coprocessor
  - Memory Management
  - Special



□ 3 Instruction Formats: all 32 bits wide

| ор             | rs | rt | rd        | sa       | funct | R format |
|----------------|----|----|-----------|----------|-------|----------|
| ор             | rs | rt | immediate |          |       | I format |
| op jump target |    |    |           | J format |       |          |

### **MIPS Arithmetic Instructions**

MIPS assembly language arithmetic statement

- □ Each arithmetic instruction performs one operation
- □ Each specifies exactly three operands that are all contained in the datapath's register file (\$t0,\$s1,\$s2)

destination ← source1 op source2

Instruction Format (R format)



#### **MIPS Instruction Fields**

MIPS fields are given names to make them easier to refer to



```
6-bits
                 opcode that specifies the operation
op
                 register file address of the first source operand
        5-bits
rs
                 register file address of the second source operand
        5-bits
rt
rd
        5-bits
                 register file address of the result's destination
                 shift amount (for shift instructions)
shamt 5-bits
funct
        6-bits
                function code augmenting the opcode
```

## **MIPS Register File**

- Holds thirty-two 32-bit registers
  - Two read ports and
  - One write port
  - Registers are
    - Faster than main memory
      - But register files with more locations are slower (e.g., a 64 word file could be as much as 50% slower than a 32 word file)
      - Read/write port increase impacts speed quadratically
    - Easier for a compiler to use
      - e.g., (A\*B) (C\*D) (E\*F) can do multiplies in any order vs. stack
    - Can hold variables so that
      - code density improves (since register are named with fewer bits than a memory location)



## **Aside: MIPS Register Convention**

| Name        | Register<br>Number | Usage                  |
|-------------|--------------------|------------------------|
| \$zero      | 0                  | constant 0 (hardware)  |
| \$at        | 1                  | reserved for assembler |
| \$v0 - \$v1 | 2-3                | returned values        |
| \$a0 - \$a3 | 4-7                | arguments              |
| \$t0 - \$t7 | 8-15               | temporaries            |
| \$s0 - \$s7 | 16-23              | saved values           |
| \$t8 - \$t9 | 24-25              | temporaries            |
| \$gp        | 28                 | global pointer         |
| \$sp        | 29                 | stack pointer          |
| \$fp        | 30                 | frame pointer          |
| \$ra        | 31                 | return addr (hardware) |

\$k0-\$k1 (registers 26-27) are reserved for the operation system.

## **MIPS Memory Access Instructions**

MIPS has two basic data transfer instructions for accessing memory

```
lw $t0, 4($s3) #load word from memory
sw $t0, 8($s3) #store word to memory
```

- □ The data is loaded into (lw) or stored from (sw) a register in the register file a 5 bit address
- □ The memory address a 32 bit address is formed by adding the contents of the base address register to the offset value
  - A 16-bit field meaning access is limited to memory locations within a region of  $\pm 2^{13}$  or 8,192 words ( $\pm 2^{15}$  or 32,768 bytes) of the address in the base register

## **Machine Language - Load Instruction**

Load/Store Instruction Format (I format):



$$24_{10} + \$s3 =$$



2020 Computer Architecture - 35 - 최창열 교수

word address (hex)

## **Memory Access Example : Array**

#### ■ Assume 4 bytes per element



### **MIPS Immediate Instructions**

- Small constants are used often in typical code
- Possible approaches?
  - put "typical constants" in memory and load them
  - create hard-wired registers (like \$zero) for constants like 1
  - have special instructions that contain constants!

Machine format (I format):

| 0x0A 18 8 | 0x0F |
|-----------|------|
|-----------|------|

- The constant is kept inside the instruction itself!
  - Immediate format limits values to the range +2<sup>15</sup>—1 to -2<sup>15</sup>

□ Example pp. 84

□ Figure 2.6

Check Yourself!

# Two Key Principles of Machine Design

- Instructions are represented as numbers and, as such, are indistinguishable from data
  - *Program* = *A sequence of instructions*
- Programs are stored in alterable memory (that can be read or written to) just like data

- Stored-program concept
   Fig. 2.7
  - Programs can be shipped as files of binary numbers binary compatibility
  - Computers can inherit ready-made software provided they are compatible with an existing ISA – leads industry to align around a small number of ISAs

## **MIPS Logical Operations Overview**

- Arithmetic instructions view the content of a register as a single quantity (signed or unsigned integer)
- □ View register as 32 raw bits rather than as a single 32-bit number
   → Possible to operate on individual bits or bytes within a word

| Logical operation | C operator | Java<br>operator | MIPS instruction |
|-------------------|------------|------------------|------------------|
| Shift Left        | <<         | <<               | sll              |
| Shift right       | >>         | >>, >>>          | srl              |
| Bitwise AND       | &          | &                | and, andi        |
| Bitwise OR        | I          | I                | or, ori          |
| Bitwise NOT*      | ~          | ~                | nor              |
| Bitwise XOR       | ^          | ^                | xor, xori        |

<sup>\*</sup>with some tricks

# **MIPS Shift Operations**

- Need operations to pack and unpack 8-bit characters into 32-bit words
- Shifts move all the bits in a word left or right

```
sll $t2, $s0, 8 #$t2 = $s0 << 8 bits
srl $t2, $s0, 8 #$t2 = $s0 >> 8 bits
```

Instruction Format (R format)

| 0 | 16 | 10 | 8 | 0x00 |
|---|----|----|---|------|
|   | 10 | 10 | ) |      |

- Such shifts are called logical because they fill with zeros
  - Notice that a 5-bit shamt field is enough to shift a 32-bit value
     2<sup>5</sup> 1 or 31 bit positions

# **MIPS Logical Operations**

There are a number of bit-wise logical operations in the MIPS ISA

```
and $t0, $t1, $t2  #$t0 = $t1 & $t2 or $t0, $t1, $t2 #$t0 = $t1 | $t2 nor $t0, $t1, $t2 #$t0 = not($t1 | $t2)
```

Instruction Format (R format)

|      | 0     |      | 9     | 10   | 8     |   | 0      | 0x24 |
|------|-------|------|-------|------|-------|---|--------|------|
| andi | \$t0, | \$t1 | L, 0x | FF00 | #\$t0 | = | \$t1 & | ff00 |
| ori  | \$t0, | \$t] | L, 0x | FF00 | #\$t0 | = | \$t1   | ff00 |

Instruction Format (I format)

| 0x0D | 9 | 8 | 0xFF00   |
|------|---|---|----------|
|      |   | ) | OXI I OO |

# **MIPS Instructions for Making Decisions**

- To perform general computing tasks, we need to:
  - Make decisions
  - Perform iterations
- Decision-making instructions
  - Alter the control flow of the program
  - Change the next instruction to be executed
- Two types of decision-making statements in MIPS
  - Conditional (branch)

```
bne $t0, $t1, label #"branch if not equal"

#C code: if (a != b) goto label

beq $t0, $t1, label #"branch if equal"

# C code: if (a == b) goto label
```

Unconditional (jump) i label

### **MIPS Control Flow Instructions**

MIPS conditional branch instructions:

```
bne \$s0, \$s1, Lbl \#go to Lbl if \$s0 \neq \$s1 beq \$s0, \$s1, Lbl \#go to Lbl if \$s0 = \$s1
```

```
• Ex: if (i==j) h = i + j;

bne $s0, $s1, Lb11

add $s3, $s0, $s1

Lb11: ...
```

Instruction Format (I format):

|  |  | 0x05 | 16 | 17 | 16 bit offset |
|--|--|------|----|----|---------------|
|--|--|------|----|----|---------------|

How is the branch destination address specified?

### Other Control Flow Instructions

MIPS also has an unconditional branch instruction or jump instruction:

> label #go to label

Instruction Format (J Format):

| 0    | 26 bit address |
|------|----------------|
| 0x02 | 26-bit address |

from the low order 26 bits of the jump instruction



2020 Computer Architecture - 45 - 최창열 교수

# **Instructions for Accessing Procedures**

MIPS procedure call instruction:

jal ProcedureAddress #jump and link

- Saves PC+4 in register \$ra to have a link to the next instruction for the procedure return
- Machine format (J format):

| 0x03 26 bit address |  |
|---------------------|--|
|---------------------|--|

Then can do procedure return with a

jr \$ra #return

Instruction format (R format):

| 0 31 |  |  | 0x08 |
|------|--|--|------|
|------|--|--|------|

#### MIPS assembly language

| Category         | Instruction                         | Example             | Meaning                                     | Comments                               |
|------------------|-------------------------------------|---------------------|---------------------------------------------|----------------------------------------|
|                  | add                                 | add \$s1,\$s2,\$s3  | \$s1 = \$s2 + \$s3                          | Three register operands                |
| Arithmetic       | subtract                            | sub \$s1,\$s2,\$s3  | \$s1 = \$s2 - \$s3                          | Three register operands                |
|                  | add immediate                       | addi \$s1,\$s2,20   | \$s1 = \$s2 + 20                            | Used to add constants                  |
|                  | load word                           | lw \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Word from memory to register           |
|                  | store word                          | sw \$s1,20(\$s2)    | Memory[\$s2 + 20] = \$s1                    | Word from register to memory           |
|                  | load half                           | 1h \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Halfword memory to register            |
|                  | load half unsigned                  | 1hu \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20]                    | Halfword memory to register            |
|                  | store half                          | sh \$s1,20(\$s2)    | Memory[\$s2 + 20] = \$s1                    | Halfword register to memory            |
| Data<br>transfer | load byte                           | 1b \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Byte from memory to register           |
| transier         | load byte unsigned                  | 1bu \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20]                    | Byte from memory to register           |
|                  | store byte                          | sb \$s1,20(\$s2)    | Memory[\$s2 + 20] = \$s1                    | Byte from register to memory           |
|                  | load linked word                    | 11 \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Load word as 1st half of atomic swap   |
|                  | store condition, word               | sc \$s1,20(\$s2)    | Memory[\$s2+20]=\$s1;\$s1-0 or 1            | Store word as 2nd half of atomic swap  |
|                  | load upper immed.                   | lui \$s1,20         | \$s1 = 20 * 2 <sup>16</sup>                 | Loads constant in upper 16 bits        |
|                  | and                                 | and \$s1,\$s2,\$s3  | \$s1 = \$s2 & \$s3                          | Three reg. operands; bit-by-bit AND    |
|                  | or                                  | or \$s1,\$s2,\$s3   | \$s1 = \$s2   \$s3                          | Three reg. operands; bit-by-bit OR     |
|                  | nor                                 | nor \$s1,\$s2,\$s3  | \$s1 = ~ (\$s2   \$s3)                      | Three reg. operands; bit-by-bit NOR    |
| Logical          | and immediate                       | andi \$s1,\$s2,20   | \$s1 = \$s2 & 20                            | Bit-by-bit AND reg with constant       |
|                  | or immediate                        | ori \$s1,\$s2,20    | \$s1 = \$s2   20                            | Bit-by-bit OR reg with constant        |
|                  | shift left logical                  | s11 \$s1,\$s2,10    | \$s1 = \$s2 << 10                           | Shift left by constant                 |
|                  | shift right logical                 | srl \$s1,\$s2,10    | \$s1 = \$s2 >> 10                           | Shift right by constant                |
|                  | branch on equal                     | beq \$s1,\$s2,25    | if (\$s1 == \$s2) go to<br>PC + 4 + 100     | Equal test; PC-relative branch         |
|                  | branch on not equal                 | bne \$s1,\$s2,25    | if (\$s1!= \$s2) go to<br>PC + 4 + 100      | Not equal test; PC-relative            |
| Conditional      | set on less than                    | slt \$s1,\$s2,\$s3  | if (\$s2 < \$s3) \$s1 = 1;<br>else \$s1 = 0 | Compare less than; for beq, bne        |
| branch           | set on less than<br>unsigned        | sltu \$s1,\$s2,\$s3 | if (\$s2 < \$s3) \$s1 = 1;<br>else \$s1 = 0 | Compare less than unsigned             |
|                  | set less than<br>immediate          | slti \$s1,\$s2,20   | if (\$s2 < 20) \$s1 = 1;<br>else \$s1 = 0   | Compare less than constant             |
|                  | set less than<br>immediate unsigned | sltiu \$s1,\$s2,20  | if (\$s2 < 20) \$s1 = 1;<br>else \$s1 = 0   | Compare less than constant<br>unsigned |
|                  | jump                                | j 2500              | go to 10000                                 | Jump to target address                 |
| Unconditional    | jump register                       | jr \$ra             | go to\$ra                                   | For switch, procedure return           |
| jump ·           | jump and link                       | jal 2500            | \$ra = PC + 4; go to 10000                  | For procedure call                     |



# **MIPS Organization So Far**



Check Yourself!

□ Reading : Hardware / Software Interfaces

# Fig. 2.21 The C Code Translation Hierarchy



# **Compiler Benefits**

- Comparing performance for bubble (exchange) sort
  - To sort 100,000 words with the array initialized to random values on a Pentium 4 with a 3.06 clock rate, a 533 MHz system bus, with 2 GB of DDR SDRAM, using Linux version 2.4.20

| gcc opt       | Relative performance | Clock<br>cycles (M) | Instr count (M) | CPI  |
|---------------|----------------------|---------------------|-----------------|------|
| None          | 1.00                 | 158,615             | 114,938         | 1.38 |
| O1 (medium)   | 2.37                 | 66,990              | 37,470          | 1.79 |
| O2 (full)     | 2.38                 | 66,521              | 39,993          | 1.66 |
| O3 (proc mig) | 2.41                 | 65,747              | 44,993          | 1.46 |

□ The unoptimized code has the best CPI, the O1 version has the lowest instruction count, but the O3 version is the fastest. Why?

# **The Java Code Translation Hierarchy**



# **Summary**

□ Real Stuff : ARM, x86

Concluding Remarks