# Chap. 4 The Processor

# Part C Pipelined Datapath and Control

| Introduction | 244     |       |        |       |    |    |
|--------------|---------|-------|--------|-------|----|----|
| Logic Desig  | n Con   | vent  | tions  | 248   |    |    |
| Building a D | atapa   | ıth   | 251    |       |    |    |
| A Simple Im  | pleme   | enta  | tion S | Schem | le | 25 |
| An Overviev  | v of P  | ipeli | ining  | 272   |    |    |
| Pipelined Da | atapa   | th a  | nd Co  | ntrol | 28 | 6  |
| Data Hazard  | ls: Foi | rwar  | ding v | ersus | 6  |    |
| Stalling 30  | 3       |       |        |       |    |    |
| Control Haz  | ards    | 316   |        |       |    |    |
| Exceptions   | 325     |       |        |       |    |    |

Parallelism via Instructions 332

Real Stuff: The ARM Cortex-A8 and Intel Core i7 Pipelines 344

Going Faster: Instruction-Level Parallelism and Matrix

Multiply 351

Advanced Topic: An Introduction to Digital Design Using a

Hardware Design Language to Describe and Model a Pipeline

and More Pipelining Illustrations 354

Fallacies and Pitfalls 355

Concluding Remarks 356

Historical Perspective and Further Reading 357

\* NUS. Aaron Tan 교수의 강의자료를 일부 포함하고 있습니다. \*

Exercises 357

#### **Introduction: Pipelining Lessons**

- Pipelining doesn't help latency of single task:
  - It helps the throughput of entire workload
- Multiple tasks operating simultaneously using different resources
- Pipeline Hazards

# MIPS Pipeline Stages (1/2)

- Five Execution Stages
  - IF: Instruction Fetch
  - ID: Instruction Decode and Register Read
  - **EX**: Execute an operation or calculate an address
  - MEM: Access an operand in data memory
  - WB: Write back the result into a register

#### Idea:

- Each execution stage takes 1 clock cycle
- General flow of data is from one stage to the next

#### • Exceptions:

 Update of PC and write back of register file – more about this later…

# MIPS Pipeline Stages (2/2)



#### **Pipelined Execution: Illustration**



Several instructions are in the pipeline simultaneously!

# MIPS Pipeline: Datapath (1/3)

- Single-cycle implementation:
  - Update all state elements (PC, register file, data memory) at the end of a clock cycle

- Pipelined implementation:
  - One cycle per pipeline stage
  - Data required for each stage needs to be stored separately (why?)

# MIPS Pipeline: Datapath (2/3)

- Data used by subsequent instructions:
  - Store in programmer-visible state elements: PC, register file and memory
- Data used by same instruction in later pipeline stages:
  - Additional registers in datapath called pipeline registers
  - IF/ID: register between IF and ID
  - ID/EX: register between ID and EX
  - EX/MEM: register between EX and MEM
  - MEM/WB: register between MEM and WB

# MIPS Pipeline: Datapath (3/3)



#### Pipeline Datapath: IF Stage



- At the end of a cycle, IF/ID receives (stores):
  - Instruction read from InstructionMemory[ PC ]
  - PC + 4
- PC + 4
  - Also connected to one of the MUX's inputs (another coming later)

# Pipeline Datapath: ID Stage



| At the beginning of a cycle IF/ID register supplies:                                                               | At the end of a cycle ID/EX receives:                                                                   |
|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| <ul> <li>Register numbers for reading two registers</li> <li>16-bit offset to be signextended to 32-bit</li> </ul> | <ul> <li>Data values read from register file</li> <li>32-bit immediate value</li> <li>PC + 4</li> </ul> |

# Pipeline Datapath: Ex Stage



| At the beginning of a cycle ID/EX register supplies:                                                    | At the end of a cycle <b>EX/MEM</b> receives:                                                                                      |
|---------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>Data values read from register file</li> <li>32-bit immediate value</li> <li>PC + 4</li> </ul> | <ul> <li>(PC + 4) + (Immediate x 4)</li> <li>ALU result</li> <li>isZero? signal</li> <li>Data Read 2 from register file</li> </ul> |

# Pipeline Datapath: MEM Stage



| At the beginning of a cycle EX/MEM register supplies:                                                                              | At the end of a cycle MEM/WB receives:                |
|------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|
| <ul> <li>(PC + 4) + (Immediate x 4)</li> <li>ALU result</li> <li>isZero? signal</li> <li>Data Read 2 from register file</li> </ul> | <ul><li>ALU result</li><li>Memory read data</li></ul> |

# Pipeline Datapath: wb Stage



| At the beginning of a cycle MEM/WB register supplies: | At the end of a cycle                                                                                 |
|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| <ul><li>ALU result</li><li>Memory read data</li></ul> | <ul><li>Result is written back to register file (if applicable)</li><li>There is a bug here</li></ul> |

# **Corrected Datapath (1/2)**

- Observe the "Write register" number
  - Supplied by the IF/ID pipeline register
  - → It is NOT the correct write register for the instruction now in wb stage!

#### Solution:

- Pass "Write register" number from ID/EX through EX/MEM to MEM/WB pipeline register for use in WB stage
- i.e. let the "Write register" number follows the instruction through the pipeline until it is needed in WB stage

# **Corrected Datapath (2/2)**



#### Pipeline Control: Main Idea

- Same control signals as single-cycle datapath
- Difference: Each control signal belongs to a particular pipeline stage



# **Pipeline Control**



### **Pipeline Control: Grouping**

#### Group control signals according to pipeline stage

|        | RegDst | ALUSrc | MemTo | Reg   | Mem  | Mem   | Branch | ALUop |     |
|--------|--------|--------|-------|-------|------|-------|--------|-------|-----|
|        | Reguse | ALUBIC | Reg   | Write | Read | Write | branch | op1   | op0 |
| R-type | 1      | 0      | 0     | 1     | 0    | 0     | 0      | 1     | 0   |
| lw     | 0      | 1      | 1     | 1     | 1    | 0     | 0      | 0     | 0   |
| sw     | X      | 1      | Х     | 0     | 0    | 1     | 0      | 0     | 0   |
| beq    | X      | 0      | Х     | 0     | 0    | 0     | 1      | 0     | 1   |

|        | EX Stage |         |     |     | MEM Stage |       |        | WB Stage |       |
|--------|----------|---------|-----|-----|-----------|-------|--------|----------|-------|
|        | RegDst   | ALUSrc  | ALU | op  | Mem       | Mem   | Branch | MemTo    | Reg   |
|        | Regula   | ALIODIC | op1 | op0 | Read      | Write | Dranen | Reg      | Write |
| R-type | 1        | 0       | 1   | 0   | 0         | 0     | 0      | 0        | 1     |
| lw     | 0        | 1       | 0   | 0   | 1         | 0     | 0      | 1        | 1     |
| sw     | Х        | 1       | 0   | 0   | 0         | 1     | 0      | Х        | 0     |
| beq    | Х        | 0       | 0   | 1   | 0         | 0     | 1      | Х        | 0     |

### **Pipeline Control: Implementation**



# **Pipelined Datapath and Control**



```
lw $10, 20($1)
sub $11, $2, $3
and $12, $4, $5
or $13, $6, $7
add $14, $8, $9
```

#### Assumptions

- No data hazards
- No control hazards



















#### Summary