

## **Upcoming Assignments**



Lab 12 Assignment Due Wednesday 12/4

Project 4 Due Thursday 12/5

Final Exam Wednesday 12/11 @10:30 a.m.

# **EECS 370**

Lab 12: Cache & Virtual Memory Performance

Cache -> Virtual Memory Analogies



VM Has a Key Difference from a Cache: Must Maintain a Mapping

UNIVERSITY OF

Page Tables Provide the Mapping as an Array



Must provide a mapping/translation of *virtual addresses* (where the programs *think* they can access) to a *physical address* (real addresses in memory)

Programs think they can access all 64- or 32-bits of addressable memory







Page Table Register tells the OS where to find the page table

Page Offset is the same for VA and PA (easy translation)

Virtual Page Number comes from the program's mem. addr.

Physical Page Number is the actual page location in memory

Multi-Level PTs Save Space (in the Common Case)



How to Index into a Multi-Level Page Table







ECS 370 Fall 2024 **7** EECS 370 Fall 2024











#### Formulas!





- Virtual Memory Terminology

- Disk REALLY SLOW MEMORY, but also really big

  Virtual Address Space All of a program's addressable memory

  Virtual Address Address a program uses to access its data. A "fake"address. Translated into a Physical Address

  Physical Address Address that the OS uses to index into Physical Memory to get a program's data. The "real" address. Translated from Virtual Address. (log<sub>2</sub>(Physical Memory Size))
- address. Translated from Virtual Address. (log<sub>s</sub>(Physical Memory Size))

  Page A chunk of memory

  Virtual Page A page within a program's virtual address space. Always exists on the Disk\*, sometimes in Physical

  Memory. Number of virtual pages = 2<sup>VPN Bits</sup>

  Physical Page A page within physical memory. "Container for Virtual Pages"

  Physical Page A page within physical Page Size \* #Physical Pages

  Virtual Page Number The ID/label/"name"/number for each Virtual Page

  VPN Bits: Virtual Address size page offset bits

  Physical Page Number The ID/label/"name"/number for each Physical Page

  Physical Page Number The ID/label/"name"/number for each Physical Page

  Physical Page Number The ID/label/"name"/number for each Physical Page

  Physical Page Number The ID/label/"name"/number for each Physical Page

  Physical Page Number The ID/label/"name"/number for each Physical Page

  Physical Page Number The ID/label/"name"/number for each Physical Page

- Page Offset Index/offset within a Virtual or Physical Page. (Log (Page Size))
  Page Table Stores all translations for Virtual Page Numbers to Physical Page Numbers
- Page Fault The virtual page a program tried to access isn't in Physical Memory/doesn't have a valid entry in the Page Table. We need to bring the page from Disk into Physical Memory.

Page Offset Bits = log<sub>2</sub>(Page Size)

- **VPN Bits** = Virtual Address Size Page Offset Bits
- PPN Bits = Physical Address Size Page Offset Bits
- **Physical Address Size** = log<sub>2</sub>(Physical Memory Size)
- **#Virtual Pages** = 2<sup>VPN Bits</sup>
- **Physical Memory Size** = Physical Page Size \* #Physical Pages
- **#Physical Pages** = 2<sup>PPN Bits</sup>
- **#Page Table Mappings** = #Virtual Pages

Fall 2024 17 EECS 370

## Formulas! (cont.)







• Size of Page Table = #Entries \* Size of an Entry

#### Single Level Page Table:

- #Entries = #Mappings = #Virtual Pages
- Size of Page Table Entry = Size of Control Bits + PPN bits

### Multi Level Page Table:

- Total #Entries in Leaf Level = #Mappings = #Virtual Pages
- Size of Leaf Level Page Table Entry = Size of Control Bits + PPN bits

  Total #Entries in Intermediate Level = #Page Tables in Next Level Down
- Size of Intermediate Level Page Table Entry = Size of Control Bits + PPN bits/Physical Address Size

**EECS 370** 

Lab 12: Cache & Virtual Memory Performance

19 EECS 370