# **EECS 370**

# **Making Virtual Memory Fast**



# Virtual Memory Performance

- To translate a virtual address into a physical address, we must first access the page table in physical memory
  - If it's an N-level page table, we must do N total loads before getting the physical page number
- Then we access physical memory again to get the data
  - A load instruction performs at least 2 memory reads
  - A store instruction performs at least 1 read and then a write
- Above lookups are **SLOW**



Live Poll + Q&A: slido.com #eecs370

Poll and Q&A Link



### Translation look-aside buffer (TLB)

- We fix this performance problem by avoiding main memory in the translation from virtual to physical pages.
- Buffer common translations in a Translation Look-aside Buffer (TLB), a fast cache memory dedicated to storing a small subset of valid V-to-P translations. Poll: Why can we make TLBs
- 16-512 entries common.
- Generally has low miss rate (< 1%).
- aller than the cache hierarchy? Addresses are smaller than data
- TLB is accessed less frequently than caches
- c) Only need to store info about individual pages



Live Poll + Q&A: slido.com #eecs370

### Translation look-aside buffer (TLB)





# Putting it all together

- · Loading your program in memory
  - Ask operating system to create a new process
  - Construct a page table for this process
  - · Mark all page table entries as invalid with a pointer to the disk image of the program
  - That is, point to the executable file containing the binary.
  - Run the program and get an immediate page fault on the first instruction.

# Agenda

- Table Look-aside Buffers (TLB)
- · Virtual Memory Walkthrough
- Cache Placement

### Loading a program into memory

□Page size = 4 KB, Page table entry size = 4 B



# Step 1: Read executable header & initialize page table



#### Step 2: Load PC from header & start execution Physical Disk Pages 2 entry TLB VPN PPI Memory Permission MISS! D1 P2 Page Table 0 **Physical Refs** 0 References D1001 0 0x0000 D1002 D1000 text1 0x0004 no map 3 D1001 text2 0x7FFC no map global data 0x0008no map 5 0x2134 no map 10















# Fetching instruction 0008



#### Reference 2134



#### Reference 2134



#### Reference 2134



#### Agenda

- Table Look-aside Buffers (TLB)
- Virtual Memory Walkthrough
- Cache Placement

# Next topic: Placing Caches in a VM System

- VM systems give us two different addresses:
  - · virtual and physical
- · Which address should we use to access the data cache?
  - Physical address (after VM translations).
    - We have to wait for the translation; slower.
  - Virtual address (before VM translation).
    - Faster access.
    - · More complex.

Poll: Which would be faster to access?

a) Address cache with virtual address
b) Address cache with physical address



\_\_\_\_\_

Live Poll + Q&A: slido.com #eecs370

21033

### Cache & VM Organization: Option 1



# Physically addressed caches: detailed flow







# Cache & VM Organization: option 2



# Virtually addressed caches

- Cache uses bits from the virtual address to access cache (tag, set index, and block offset)
- · Perform the TLB only if the cache gets a miss.
- Problems:
  - Aliasing: Two processes may refer to the same physical location with different virtual addresses (synonyms)
  - Two processes may have same virtual addresses with different physical addresses (homonyms)
  - When switching processes, TLB must be invalidated, dirty cache blocks must be written back to memory, and cache must be invalidated to solve homonym problem





# Virtually addressed caches: detailed flow



# OS Support for Virtual Memory

- It must be able to modify the page table register, update page table values, etc.
- To enable the OS to do this, **BUT** not the user program, we have different execution modes for a process.
  - Executive (or supervisor or kernel level) permissions and
  - User level permissions.



# **Exercise using previous multi-level VM**



1st level = 7b 2<sup>nd</sup> level = 8b Page offset = 9b Virtual address = 24b

Physical page number = 9b Page offset = 9b

Physical address = 18b

Assume memory for page tables are "somewhere else" in memory

EECS 370: Intro

# **Exercise using previous multi-level VM**

| Virtual Address | 1 <sup>st</sup> level | 2 <sup>nd</sup> level | Page offset | Page<br>fault? | Physical page num. | Physical<br>Address |
|-----------------|-----------------------|-----------------------|-------------|----------------|--------------------|---------------------|
| 0x000F0C        | 0x00                  | 0x07                  | 0x10C       | Υ              | 0x000              | 0x0010C             |
| 0x001F0C        |                       |                       |             |                |                    |                     |
| 0x020F0C        |                       |                       |             |                |                    |                     |

1st level = 7b 2<sup>nd</sup> level = 8b Page offset = 9b Virtual address = 24b

Physical page number = 9b Page offset = 9b

Physical address = 18b

Assume memory for page tables are "somewhere else" in memory

EECS 370: In

# **Exercise using previous multi-level VM**

| Virtual Address | 1st level | 2 <sup>nd</sup> level | Page offset | Page<br>fault? | Physical page num. | Physical<br>Address |
|-----------------|-----------|-----------------------|-------------|----------------|--------------------|---------------------|
| 0x000F0C        | 0x00      | 0x07                  | 0x10C       | Υ              | 0x000              | 0x0010C             |
| 0x001F0C        | 0x00      | 0x0F                  | 0x10C       | Υ              | 0x001              | 0x0030C             |
| 0x020F0C        |           |                       |             |                |                    |                     |

1st level = 7b 2<sup>nd</sup> level = 8b Page offset = 9b

Virtual address = 24b

Physical page number = 9b Page offset = 9b

Physical address = 18b

Assume memory for page tables are "somewhere else" in memory

EECS 370: Introduction to Computer Organization

# **Exercise using previous multi-level VM**

| Virtual Address | 1 <sup>st</sup> level | 2 <sup>nd</sup> level | Page offset | Page<br>fault? | Physical page num. | Physical<br>Address |
|-----------------|-----------------------|-----------------------|-------------|----------------|--------------------|---------------------|
| 0x000F0C        | 0x00                  | 0x07                  | 0x10C       | Υ              | 0x000              | 0x0010C             |
| 0x001F0C        | 0x00                  | 0x0F                  | 0x10C       | Υ              | 0x001              | 0x0030C             |
| 0x020F0C        | 0x01                  | 0x07                  | 0x10C       | Υ              | 0x002              | 0x0050C             |

1st level = 7b 2<sup>nd</sup> level = 8b Page offset = 9b

Virtual address = 24b

hysical page number = 9b Page offset = 9b

Physical address = 18b

Assume memory for page tables are "somewhere else" in memory

EECS 370: Introduction to Computer Organization