#### BANGLADESH UNIVERSITY OF ENGINEERING AND TECHNOLOGY



# Gate Driver Using HEMT GS66504B and ADuM4121A

#### Prepared by-

Sagar Kumar Das Ratul Kundu Shuvo Chandra Pall MSc 22, BUET

#### Submitted to-

Dr. Cheng Zhang Lecturer, University of Manchester

#### Supervised by-

Dr. Nadim Chowdhury Assistant Professor, BUET

## **Schematic Diagram:**



Here,

 $V_{IN} = 650V$ 

Load Resistor =  $500\Omega$ 

Switch\_On\_Current= $\frac{650}{500}$  = 1.3A

 $\mathbf{V}_{Pulse} = egin{cases} \mathbf{0}; \textit{Keeps gate voltage low} \\ \mathbf{5}; \textit{keeps gate voltage high} \end{cases}$ 

 $\mathbf{V}_{GS} = \begin{cases} \mathbf{0}; & switch \ of f \\ \mathbf{6}; & switch \ on \end{cases}$ 

# **Output:**

At Switching Frequency = **500KHz** 

Turning ON, 
$$\frac{dv}{dt} = 79.2 V/ns$$
 (approx.)

Turning OFF, 
$$\frac{dv}{dt} = 4.17 V/ns$$
 (approx.)

If, 
$$V_{GS}=6 \text{ V} \rightarrow V_{DS}=0\text{V} \& I=1.3\text{A}$$

If, 
$$V_{GS}=0V \rightarrow V_{DS}=650V \& I=0A$$

## V<sub>GS</sub> VS Time:



## **V**<sub>DS</sub> **VS** Time



## V<sub>DS</sub> & I<sub>load</sub>



## **Powerloss VS Time**



# At Frequency = 1MHz

Turning ON, 
$$\frac{dv}{dt} = 76.2 V/ns (approx.)$$

Turning OFF, 
$$\frac{dv}{dt} = 4 \text{ V/ns (approx.)}$$

If, 
$$V_{GS}=6 \text{ V} \rightarrow V_{DS}=0 \text{V \& I}=1.3 \text{A}$$

If, 
$$V_{GS}=0V \rightarrow V_{DS}=650V \& I=0A$$

## V<sub>GS</sub> VS Time



## **V**<sub>DS</sub> **VS** Time



## V<sub>DS</sub> & I<sub>Load</sub>



## Switching\_power\_losses VS Time



# At Frequency= 10MHz

## Distorted output!!!

## V<sub>GS</sub> VS Time



## V<sub>DS</sub> VS Time



## Switching\_power\_losses VS Time

