# Mini Project - 2

Subject: EE 275 (Advance Computer Architecture)

Name: Sagar M. Shah

SJSU ID: 011426818

Department: Electrical engineering

Professor: Dr. Chang Choo

University: San Jose State University

#### **MY APPROACH:**

AVECTOR = 16'h0000 N = 9 DOT\_PRODUCT = 23 BVECTOR = 16'h000A LOOP = 5 STOP => pc = 5'h0E (continuous looping at STOP)

| INSTRUCTION              | Rd    | Rs    | Rt    | IMMEDIATE DATA , ADDRESS OR OPX         | OPCODES |
|--------------------------|-------|-------|-------|-----------------------------------------|---------|
| MOVIA R2, <b>AVECTOR</b> | 00010 | 00010 | -     | 00000000000000                          | 000101  |
| MOVIA R3, <b>BVECTOR</b> | 00011 | 00011 | -     | 00000000001010                          | 000101  |
| MOVIA R4, <b>N</b>       | 00100 | 00100 | -     | 00000000001001                          | 000101  |
| LDW R4,0(R4)             | 00100 | 00100 | -     | 00000000000000                          | 010001  |
| ADD R5,RO,RO             | 00101 | 00000 | 00000 | 0000011111                              | 111010  |
| LOOP: LDW R6,0(R2)       | 00110 | 00010 | -     | 00000000000000                          | 010001  |
| LDW R7, 0(R3)            | 00111 | 00011 | -     | 00000000000000                          | 010001  |
| MUL R8, R6, R7           | 01000 | 00110 | 00111 | 0000011011                              | 111010  |
| ADD R5, R5, R8           | 00101 | 00101 | 01000 | 0000011111                              | 111010  |
| ADDI R2, R2, 1           | 00010 | 00010 | -     | 00000000000001                          | 000100  |
| ADDI R3, R3, 1           | 00011 | 00011 | -     | 00000000000001                          | 000100  |
| SUBI R4, R4, 1           | 00100 | 00100 | -     | 00000000000001                          | 000111  |
| BGT R4, R0, <b>LOOP</b>  | 00100 | 00000 | -     | 00000000000101                          | 010000  |
| STW R5, DOT_PRODUCT(R0)  | 00101 | 00000 | -     | 00000000010010                          | 001111  |
| BR STOP                  | -     | -     | -     | 000000000000000000000000000000000000000 | 000110  |

| ALU OPERATION  | BIT SEQUENCE |  |
|----------------|--------------|--|
| ADDITION       | 00 = 0       |  |
| MOVE           | 01 = 1       |  |
| SUBTRACTION    | 10 = 2       |  |
| MULTIPLICATION | 11 = 3       |  |

| ALU SOURCE 1 | ALU SOURCE 2 | BIT SEQUENCE |
|--------------|--------------|--------------|
| REGISTER     | REGISTER     | 00 = 0       |
|              | IMMEDIATE    | 01 = 1       |
|              | ADDRESS      | 10 = 2       |

# **Instruction Type:**

# • R-type instruction:

| Rd Rs | Rt | Immediate value | Opcode |
|-------|----|-----------------|--------|
|-------|----|-----------------|--------|

### • I type instruction:

# • J-type instruction:

| Immediate value | Opcode |
|-----------------|--------|
|-----------------|--------|

#### Where:

**Rd** = **Destination register** 

**Rs** = **Source** register

Rt = Target register

Immediate = immediate value

**Opcode** = **digital significance** of **instruction** 

# Name of variables and its meaning:

#### • Register in fetch stage:

 $instF_18 = Instruction.$ 

#### • Registers in Decode stage:

```
alu en D 18 = decides if ALU operation is to be done or not.
reg_rw_D_18 = write operations are there over register or not.
mem rw D 18 = write operations are there over memory.
alu_fn_D_18 = Decides which operation ALU should do.
alu_ip_sel_18 = selects 2nd input of ALU.
brn_en_D_18 = Decides to branch or not.
op D 18 = \text{opcode}.
Rd_D_{18} = destination register.
Rs_D_{18} = source register.
Rt D 18 = target register.
opx_D_18 = opcode extension.
imm D 18 = \text{immediate value}.
Badd_D_18 = branching address.
instD 18 = instruction.
alu_ip1_D_18 = 1st input of ALU.
alu ip 2 \ 0 \ D \ 18 = 1_{st} option of 2_{nd} input (immediate).
alu_{ip}2_{1}D_{18} = 2nd option of 2nd input (data of target register).
alu_ip2_D_18 = final decided 2nd input.
imm_SE_D_18 = sign extended immediate value.
Badd SE D 18 = \text{sign} extended branching address.
Change_D = Signal for data forwarding need.
```

#### • Register in Execution stage:

alu\_en\_E\_18 = decides if ALU operation is to be done or not. reg\_rw\_E\_18 = write operations are there over register or not. mem\_rw\_E\_18 = write operations are there over memory. alu\_fn\_E\_18 = Decides which operation ALU should do. brn\_en\_E\_18 = Decides to branch or not. op\_E\_18 = opcode. Rd\_E\_18 = destination register. alu\_out\_E\_18 = output of ALU operation. alu\_ip1\_E\_18 = 1st input of ALU. alu\_ip2\_E\_18 = final decided 2nd input. imm\_SE\_E\_18 = sign extended immediate value. Badd\_SE\_E\_18 = sign extended branching address. Change\_E = Signal for data forwarding need. alu\_ip1F\_E\_18 = 1st input of ALU after data forwarding. alu\_ip2F\_E\_18 = 2nd input of ALU after data forwarding.

#### • Register in Memory stage:

reg\_rw\_M\_18 = write operations are there over register or not. mem\_rw\_M\_18 = write operations are there over memory. Rd\_M\_18 = destination register. alu\_out\_M\_18 = output of ALU operation. op\_M\_18 = opcode.

### • Register in Write back stage:

reg\_rw\_WB\_18 = write operations are there over register or not.
mem\_rw\_WB\_18 = write operations are there over memory.
Rd\_WB\_18 = destination register.
alu\_out\_WB\_18 = output of ALU operation.
op\_WB\_18 = opcode.
pc\_18 = Program counter.

### • Register used for data forwarding:

Pre\_Rd\_18 = Destination reg. of previous instruction. Pre\_Rs\_18 = Source reg. of previous instruction. Pre\_Rt\_18 = target reg. of previous instruction.

### • Memory used:

imem = Instruction memory Word size = 32 bit. Depth = 15

rmem = Register memory Word size = 32 bit. Depth = 32

dmem = data memory Word size = 32 bit. Depth = 32

# • Program to be run over NIOS II architecture:

```
.include "nios macros.s"
.global _start
_start:
                                      /* Register r2 is a pointer to vector A */
       movia r2, AVECTOR
                                      /* Register r3 is a pointer to vector B */
       movia r3, BVECTOR
       movia r4, N
                                      /* Register r4 is used as the counter for loop iterations */
       Idw r4, 0(r4)
                                      /* Register r5 is used to accumulate the product */
       add r5, r0, r0
                                      /* Load the next element of vector A */
LOOP: Idw r6, 0(r2)
                                      /* Load the next element of vector B */
       ldw r7, 0(r3)
                                      /* Compute the product of next pair of elements */
       mul r8, r6, r7
                                      /* Add to the sum */
       add r5, r5, r8
                                      /* Increment the pointer to vector A */
       addi r2, r2, 1
       addi r3, r3, 1
                                      /* Increment the pointer to vector B */
                                      /* Decrement the counter */
       subi r4, r4, 1
                                      /* Loop again if not ?nished */
       bgt r4, r0, LOOP
                                      /* Store the result in memory */
       stw r5, DOT_PRODUCT(r0)
STOP: br STOP
N:
.word 9
                              /* Specify the number of elements */
AVECTOR:
                            /* Specify the elements of vector A SJSU ID*/
.word 0, 1, 1, 4, 2, 6, 8, 1, 8
BVECTOR:
.word 2, 3, 3, 6, 4, 8, 0, 3, 0 /* Specify the elements of vector B Plus 2 to each Digit of SJSU ID*/
```

### • Expected answer:

$$(0x2) + (1x3) + (1x3) + (4x6) + (2x4) + (6x8) + (8x0) + (1x3) + (8x0) = 89$$

### • Verilog Implementation of NIOS II architecture:

```
module NIOS_II( alu_out_WB_18, Rd_WB_18, clk_18);
       output alu out WB 18, Rd WB 18;
       input clk 18;
       wire clk 18;
       reg[31:0] imem[0:14],rmem[0:31],dmem[0:31];
       reg[4:0] Pre Rd 18, Pre Rs 18, Pre Rt 18;
       reg[1:0] counter=0;
       // register for fetch stage
       reg[31:0] instF_18;
       // registers for Decode stage
       reg alu en D 18, reg rw D 18, mem rw D 18, change D;
       reg[1:0] alu fn D 18, alu ip sel 18, brn en D 18;
       reg[5:0] op D 18,pc 18;
       reg[4:0] Rd_D_18,Rs_D_18,Rt_D_18;
       reg[10:0] opx D 18;
       reg[15:0] imm D 18;
       reg[25:0] Badd_D_18;
       reg[31:0]
instD_18,alu_ip1_D_18,alu_ip2_0_D_18,alu_ip2_1_D_18,alu_ip2_D_18,imm_SE_D_18,Badd_SE_D_
18;
       // registers for Execute stage
       reg alu_en_E_18,reg_rw_E_18,mem_rw_E_18,change_E;
       reg[1:0] alu_fn_E_18,brn_en_E_18;
       reg[5:0] op_E_18;
       reg[4:0] Rd E 18;
       reg[31:0] alu_out_E_18,alu_ip1_E_18,alu_ip2_E_18,imm_SE_E_18,Badd_SE_E_18;
       reg[31:0] alu_ip1F_E_18,alu_ip2F_E_18;
       // registers for memory stage
       reg reg_rw_M_18,mem_rw_M_18;
       reg[4:0] Rd_M_18;
       reg[5:0] op_M_18;
       reg[31:0] alu out M 18;
       // registers for write back stage
       reg reg_rw_WB_18,mem_rw_WB_18;
       reg[4:0] Rd WB 18;
       reg[5:0] op WB 18;
       reg[31:0] alu_out_WB_18;
       initial
       begin
              instF 18=0;Pre Rd 18=0;Pre Rs 18=0;Pre Rt 18=0;
              alu en D 18=0;reg rw D 18=0;mem rw D 18=0;alu fn D 18=0;alu ip sel 18=0;
              brn_en_D_18=0;op_D_18=0;Rd_D_18=0;Rs_D_18=0;
```

```
Rt_D_18=0;opx_D_18=0;imm_D_18=0;Badd_D_18=0;instD_18=0;alu_ip1_D_18=0;
             alu_ip2_0_D_18=0;alu_ip2_1_D_18=0;alu_ip2_D_18=0;
             imm SE D 18=0;Badd SE D 18=0;change D=0;
      alu_en_E_18=0;reg_rw_E_18=0;mem_rw_E_18=0;alu_fn_E_18=0;brn_en_E_18=0;op_E_18=
0;
             Rd E 18=0;reg rw E 18=0;mem rw E 18=0;
alu out E 18=0;alu ip1 E 18=0;alu ip2 E 18=0;imm SE E 18=0;Badd SE E 18=0;
             change_E=0;alu_ip2F_E_18=0;alu_ip1F_E_18=0;
      reg_rw_M_18=0;mem_rw_M_18=0;reg_rw_M_18=0;mem_rw_M_18=0;Rd_M_18=0;
             alu out M 18=0; op M 18=0;
      reg_rw_WB_18=0;mem_rw_WB_18=0;Rd_WB_18=0;alu_out_WB_18=0;op_WB_18=0;
             pc 18=0;
             // instruction memory //
             imem[0]=32'h10000004;
             imem[1]=32'h18000284;
             imem[2]=32'h200005c4;
             imem[3]=32'h21000017;
             imem[4]=32'h28000c7a;
             imem[5]=32'h30800017;
             imem[6]=32'h38c00017;
             imem[7]=32'h418e09fa;
             imem[8]=32'h29500c7a;
             imem[9]=32'h10800044;
             imem[10]=32'h18c00044;
             imem[11]=32'h21000045;
             imem[12]=32'h203ffdd6;
             imem[13]=32'h28000855;
             imem[14]=32'hffffffc6;
             // Register memory //
             rmem[0]=32'h00000000;
             rmem[1]=32'h00000000;
             rmem[2]=32'h00000000;
             rmem[3]=32'h00000000;
             rmem[4]=32'h00000000;
             rmem[5]=32'h00000000;
             rmem[6]=32'h00000000;
             rmem[7]=32'h00000000;
             rmem[8]=32'h00000000;
             rmem[9]=32'h00000000;
             rmem[10]=32'h00000000;
             rmem[11]=32'h00000000;
             rmem[12]=32'h00000000;
             rmem[13]=32'h00000000;
             rmem[14]=32'h00000000;
             rmem[15]=32'h00000000;
             rmem[16]=32'h00000000;
```

```
rmem[17]=32'h00000000;
rmem[18]=32'h00000000;
rmem[19]=32'h00000000;
rmem[20]=32'h00000000;
rmem[21]=32'h00000000;
rmem[22]=32'h00000000;
rmem[23]=32'h00000000;
rmem[24]=32'h00000000;
rmem[25]=32'h00000000;
rmem[26]=32'h00000000;
rmem[27]=32'h00000000;
rmem[28]=32'h00000000;
rmem[29]=32'h00000000;
rmem[30]=32'h00000000;
rmem[31]=32'h00000000;
// data memory //
dmem[0]=32'h00000000; // 0 A vector starts here
dmem[1]=32'h00000001; // 1
dmem[2]=32'h00000001; // 1
dmem[3]=32'h00000004; // 4
dmem[4]=32'h00000002; // 2
dmem[5]=32'h00000006; // 6
dmem[6]=32'h00000008; // 8
dmem[7]=32'h00000001; // 1
dmem[8]=32'h00000008; // 8
dmem[9]=32'h00000000;
dmem[10]=32'h00000002; // 2 B vector starts here
dmem[11]=32'h00000003; // 3
dmem[12]=32'h00000003; // 3
dmem[13]=32'h00000006; // 6
dmem[14]=32'h00000004; // 4
dmem[15]=32'h00000008; // 8
dmem[16]=32'h00000000; // 0
dmem[17]=32'h00000003; // 3
dmem[18]=32'h00000000; // 0
dmem[19]=32'h00000000;
dmem[20]=32'h00000000;
dmem[21]=32'h00000000; // final answer (Dot product)
dmem[22]=32'h00000000;
dmem[23]=32'h00000009; // location of N (no. of loops)
dmem[24]=32'h00000000;
dmem[25]=32'h00000000;
dmem[26]=32'h00000000;
dmem[27]=32'h00000000;
dmem[28]=32'h00000000;
dmem[29]=32'h00000000;
dmem[30]=32'h00000000;
dmem[31]=32'h00000000;
end
```

```
always @(posedge clk_18)
begin
if(brn en E 18==2'b11 && pc 18 == 6'h0c)
begin
       pc_18 \le (pc_18) - imm_SE_E_18[3:0];
       counter <= 0;
end
else if(brn en E 18!=2'b11 && pc 18 == 6'h0c && counter < 2)
begin
       pc_18 <= pc_18;
       counter <= counter +1;
end
else if(brn_en_E_18!=2'b11 && pc_18 == 6'h0c && counter >= 2)
begin
       pc_18 <= pc_18+1;
end
else if(brn en E 18==2'b00 && pc 18 == 6'h0e)
       pc_18 <= pc_18;
else
       pc 18 <= pc 18+1;
       // 1st stage to 2nd stage //
       instD_18 <= instF_18;
       // 2nd stage to 3rd stage //
       alu en E 18 <= alu en D 18;
       reg_rw_E_18 <= reg_rw_D_18;
       mem_rw_E_18 <= mem_rw_D_18;
       alu fn E 18 <= alu fn D 18;
       Rd E 18 <= Rd D 18;
       alu ip1 E 18 <= alu ip1 D 18;
       alu_ip2_E_18 <= alu_ip2_D_18;
       imm_SE_E_18 <= imm_SE_D_18;
       Badd_SE_E_18 <= Badd_SE_D_18;
       op E 18 <= op D 18;
       change_E <= change_D;</pre>
       // 3rd stage to 4th stage //
       reg rw M 18 <= reg rw E 18;
       mem rw M 18 <= mem rw E 18;
       Rd_M_18 <= Rd_E_18;
       alu out M 18 <= alu out E 18;
       op_M_18 <= op_E_18;
       // 4th stage to 5th stage //
       reg_rw_WB_18 <= reg_rw_M_18;
       mem_rw_WB_18 <= mem_rw_M_18;
       Rd WB 18 <= Rd M 18;
       alu out WB 18<= alu out M 18;
       op_WB_18 <= op_M_18;
end
```

```
always @(pc_18)//-----
----// stage 1
             begin
                    instF 18 = imem[pc 18];
             end
             always @(instD_18)//-----
----// stage 2
             begin
                    Pre_Rd_18 = Rd_D_18;
                    Pre Rs 18 = Rs D 18;
                    Pre_Rt_18 = Rt_D_18;
                    op_D_18 = instD_18[5:0];
                    Rd_D_18 = instD_18[31:27];
                    Rs D 18 = instD 18[26:22];
                    case(op D 18)
                    //-----//
                    6'h04: //MOVIA,ADDI
             begin
                    imm_D_18 = instD_18[21:6];
                    alu_fn_D_18 = 2'b00; //00 for +
                    alu_en_D_18 = 1'b1; //alu enabled
                    reg rw D 18 = 1'b1; //register write back enable
                    mem rw D 18 = 1'b0; //memory write disable
                    alu_ip_sel_18 = 2'b00; //0 for imm as input
             if(Pre_Rd_18 == Rs_D_18 && pc_18 != 1)
                    change D = 1'b1; //change the input for ALU
             else
                    change D = 1'b0;
             if(reg_rw_WB_18==1'b0)
             begin
                    alu ip1 D 18 = rmem[Rs D 18];
                    alu_ip2_1_D_18 = rmem[Rt_D_18];
             end
             else
             begin
             repeat(1)
             @(negedge clk 18);
                    alu_ip1_D_18 = rmem[Rs_D_18];
                    alu ip2 1 D 18 = rmem[Rt D 18];
             end
             end
                    6'h05: //SUBI
             begin
                    imm_D_18 = instD_18[21:6];
                    alu fn D 18 = 2'b01; //01 \text{ for } -
                    alu en D 18 = 1'b1; //alu enabled
                    reg_rw_D_18 = 1'b1; //register write back enable
                    mem rw D 18 = 1'b0; //memory write disable
```

```
alu_ip_sel_18 = 2'b00; //0 for imm as input
if(Pre_Rd_18 == Rs_D_18 && pc_18 != 1)
       change D = 1'b1; //change the input for ALU
else
       change D = 1'b0;
if(reg_rw_WB_18==1'b0)
begin
       alu ip1 D 18 = rmem[Rs D 18];
       alu_ip2_1_D_18 = rmem[Rt_D_18];
end
else
begin
repeat(1)
@(negedge clk_18);
       alu_ip1_D_18 = rmem[Rs_D_18];
       alu ip2 1 D 18 = rmem[Rt D 18];
end
end
       6'h15: //STW
begin
       imm D 18 = instD 18[21:6];
       alu_fn_D_18 = 2'b00; //00 for +
       alu_en_D_18 = 1'b1; //alu enabled
       reg_rw_D_18 = 1'b0; //register write back disable
       mem rw D 18 = 1'b1; //memory write enable
       alu ip sel 18 = 2'b00; //0 for imm as input
if(Pre_Rd_18 == Rs_D_18 && pc_18 != 1)
       change_D = 1'b1; //change the input for ALU
else
       change D = 1'b0;
if(reg rw WB 18==1'b0)
begin
       alu_ip1_D_18 = rmem[Rs_D_18];
       alu_ip2_1_D_18 = rmem[Rt_D_18];
end
else
begin
repeat(1)
@(negedge clk 18);
       alu ip1 D 18 = rmem[Rs D 18];
       alu_ip2_1_D_18 = rmem[Rt_D_18];
end
end
       6'h17: //LDW
begin
       imm_D_18 = instD_18[21:6];
       alu_fn_D_18 = 2'b00; //00 for +
       alu_en_D_18 = 1'b1; //alu enabled
       reg rw D 18 = 1'b1; //register write back enable
       mem_rw_D_18 = 1'b0; //memory write disable
       alu ip sel 18 = 2'b00; //0 for imm as input
```

```
if(Pre_Rd_18 == Rs_D_18 && pc_18 != 1)
       change_D = 1'b1; //change the input for ALU
else
       change D = 1'b0;
if(reg_rw_WB_18==1'b0 && mem_rw_WB_18 == 1'b0)
begin
       alu ip1 D 18 = dmem[rmem[Rs D 18]];
       alu ip2 1 D 18 = rmem[Rt D 18];
end
else
begin
repeat(1)
@(negedge clk_18);
       alu_ip1_D_18 = dmem[rmem[Rs_D_18]];
       alu_ip2_1_D_18 = rmem[Rt_D_18];
end
end
       //----- R type inst. ----//
       6'h3a: //ADD,MUL
begin
       Rt_D_18 = instD_18[21:17];
       opx_D_18 = instD_18[16:6];
if(opx_D_18==11'h31)
       alu fn D 18 = 2'b00; //00 \text{ for } +
else if(opx D 18==11'h27)
       alu_fn_D_18 = 2'b10; //10 for *
       alu_en_D_18 = 1'b1; //alu enabled
       reg rw D 18 = 1'b1; //register write back enable
       mem rw D 18 = 1'b0; //memory write disable
       alu ip sel 18 = 2'b01; //1 for reg Rt as input
if(Pre_Rd_18 == Rs_D_18 || Pre_Rd_18 == Rt_D_18 && pc_18 != 1)
       change_D = 1'b1; //change the input for ALU
else
       change D = 1'b0;
if(reg_rw_WB_18==1'b0)
begin
       alu ip1 D 18 = rmem[Rs D 18];
       alu ip2 1 D 18 = rmem[Rt D 18];
end
else
begin
repeat(1)
@(negedge clk_18);
       alu_ip1_D_18 = rmem[Rs_D_18];
       alu_ip2_1_D_18 = rmem[Rt_D_18];
end
end
       //-----//
       6'h06: //BR
```

```
begin
       imm_D_18 = instD_18[21:6];
       Badd D 18 = {Rd D 18,Rs D 18,imm D 18};
       Rd D 18 = 0;
       Rs_D_18 = 0;
       alu_en_D_18 = 1'b0; //alu disabled
       reg rw D 18 = 1'b0; //register write disable
       mem rw D 18 = 1'b0; //memory write disable
       alu_ip_sel_18 = 2'b10; //2 for badd as input
if(Pre_Rd_18 == Rs_D_18 || Pre_Rd_18 == Rt_D_18 && pc_18 != 1)
       change_D = 1'b1; //change the input for ALU
else
       change_D = 1'b0;
end
       6'h16: //BGT
begin
       imm D 18 = instD 18[21:6];
       alu fn D 18 = 2'b11; //01 \text{ for } -
       alu_en_D_18 = 1'b1; //alu enabled
       reg rw D 18 = 1'b0; //register write disable
       mem rw D 18 = 1'b0; //memory write disable
       alu_ip_sel_18 = 2'b01; //1 for reg Rt as input
if(Pre_Rd_18 == Rs_D_18 || Pre_Rd_18 == Rt_D_18 && pc_18 != 1)
       change_D = 1'b1; //change the input for ALU
else
       change D = 1'b0;
if(reg_rw_WB_18==1'b0)
begin
       alu ip1 D 18 = rmem[Rd D 18];
       alu ip2 1 D 18 = rmem[Rs D 18];
end
else
begin
repeat(1)
@(negedge clk_18);
       alu_ip1_D_18 = rmem[Rd_D_18];
       alu_ip2_1_D_18 = rmem[Rs_D_18];
end
end
endcase
if(op_D_18 != 6'h3a && op_D_18 != 6'h06)
begin
if(imm D 18[15]==1'b1)
       imm_SE_D_18 = {16'hffff,imm_D_18};
else
       imm_SE_D_18 = {16'h0000,imm_D_18};
end
if(op D 18 == 6'h16)
        Badd SE D 18 = imm SE D 18;
else if (op_D_18 == 6'h06)
begin
```

```
if(Badd_D_18[25]==1'b1)
                      Badd_SE_D_18 = {6'h3f,Badd_D_18};
              else
                      Badd SE D 18 = {6'h00,Badd D 18};
              end
                      alu_ip2_0_D_18 = imm_SE_D_18;
              if(alu ip sel 18 == 2'b00)
                      alu ip2 D 18 = alu ip2 0 D 18;
              else if (alu_ip_sel_18 == 2'b01)
                      alu_ip2_D_18 = alu_ip2_1_D_18;
              else
                      alu ip2 D 18 = Badd SE D 18;
              end
              always @(alu_en_E_18,change_E,reg_rw_E_18,mem_rw_E_18,alu_fn_E_18,
       op E 18,Rd E 18,alu ip1 E 18,alu ip2 E 18,imm SE E 18,Badd SE E 18)//-----//
stage 3
              begin
                      brn_en_E_18 = 2'b00;
              if(alu en E 18)
              begin
              if (change_E == 1'b1 && op_E_18 == 6'h17)
              begin
                      alu ip2F_E_18 = dmem[alu_out_M_18];
              end
              else if (change E == 1'b1 && op E 18 == 6'h3a && alu fn E 18 == 2'b10)
              begin
              if(reg_rw_WB_18==1'b0)
              begin
                      alu ip1F E 18 = rmem[Rd WB 18];
              end
              else
              begin
              repeat(1)
               @(negedge clk 18);
                      alu_ip1F_E_18 = rmem[Rd_WB_18];
              end
                      alu_ip2F_E_18 = alu_out_M_18;
              end
              else if (change E == 1'b1 && op E 18 == 6'h3a && alu fn E 18 == 2'b00)
              begin
                      alu ip1F E 18 = alu ip1 E 18;
                      alu_ip2F_E_18 = alu_out_M_18;
              end
              else
              begin
                      alu_ip1F_E_18 = alu_ip1_E_18;
                      alu_ip2F_E_18 = alu_ip2_E_18;
              end
              case(alu_fn_E_18)
                      2'b00:
```

```
alu_out_E_18 = alu_ip1F_E_18 + alu_ip2F_E_18;
                     2'b01:
                     alu_out_E_18 = alu_ip1F_E_18 - alu_ip2F_E_18;
                     2'b10:
                     alu_out_E_18 = alu_ip1F_E_18 * alu_ip2F_E_18;
                     2'B11:
              begin
              if(alu ip1 E 18 > alu ip2 E 18) begin
                     brn_en_E_18 = 2'b11;
              end
              else
                     brn_en_E_18 = 2'b00;
              end
              endcase
              end
              else
              begin
                     alu_out_E_18 = Badd_SE_E_18;
                     brn_en_D_18 = 2'b10;
              end
              end
              always @(reg_rw_M_18,mem_rw_M_18,Rd_M_18,alu_out_M_18,op_M_18)//-----
----// stage 4
              begin
              if(mem_rw_M_18 == 1'b1 && op_M_18 == 6'h15)
              begin
              if(reg_rw_M_18 == 1'b0)
                     dmem[21] = rmem[Rd_M_18];
              end
              end
              always
@(reg_rw_WB_18,mem_rw_WB_18,Rd_WB_18,alu_out_WB_18,op_WB_18)//-----// stage 5
              if(reg_rw_WB_18 == 1'b1)
                     rmem[Rd_WB_18] = alu_out_WB_18;
              end
endmodule
```

#### • Test bench code:

```
include "Nios_ii.v"
module NIOS_II_TB();
reg clk_18 = 0;
wire[31:0] alu_out_WB_18,Rd_D_18;
NIOS_II DUT(.clk_18(clk_18),.alu_out_WB_18(alu_out_WB_18),.Rd_WB_18(Rd_WB_18));
always
#5 clk_18 = ~clk_18;
initial begin
$dumpfile("nios.vcd");
$dumpvars(0, NIOS_II_TB);
end
endmodule
```

### • Data forwarding between **movia r4**, N & ldw r4,0(r4)



Here, output of ALU of 3rd instruction is the location from which data is to be read by next instruction. Instead of waiting till the values to be written in Rd, it was forwarded to 4th instruction (shown as -->).

-Here, the output of ALU for instruction 3 is 23(h'00000017). Which is thelocation of data needed by 4th the next instruction.
-That is forwarded to 4th instruction before even writing to register memoryto get the data (rmem[32h'00000017] = 32h'00000009)

# • Final output of code:



### Instruction memory:



### • Register memory at the end:



### • Data memory at the end:



#### • Conclusion:

I implemented a Nios ii soft processor in Verilog to simulate vector dot product of 2 vectors namely

Avector:011426818 Bvector:233648030

And got the output at the 21st location in the data memory as "89=h00000059"

Without forwarding of data the same program took 250 clock cycle with the clock duration of  $10~\mathrm{ps}$ .

After using data forwarding technique this program took only 110 clock cycle to complete the same task.