# IMPLEMENTATION OF ENIGMA MACHINE ON FPGA

Submitted in partial fulfillment of the requirements

of the degree

Ву

Taras Rajan 21ECB0B61

Veera Kumar 21ECB0B62

Sai Sharanya 21ECB0B63

Guided by:

Dr. P. Prithvi

Dr V. Narendar

**Assistant Professor** 

**Assistant Professor** 



NATIONAL INSTITUTE OF TECHNOLOGY, WARANGAL

2022-2023

# **CERTIFICATE**

This is to certify that the dissertation work entitled

#### **IMPLEMENTATION OF ENIGMA MACHINE ON FPGA** is a

bonafide record of work carried out work by Taras Rajan (21ECB0B61) Veera Kumar(21ECB0B62) and Sai Sharanya (21ECB0B63) submitted to faculty of "Electronics and Communication Engineering Department", in partial fulfillment of the requirements for the award of the degree of Bachelor of Technology in "Electronics and Communication Engineering" at National Institute of Technology, Warangal during academic year (2022-2023).

## Dr. P. Prithvi

# Dr. V. Narendar

Assistant professor

Assistant professor

Department of Electronics and Communication Engineering

Department of Electronics and Communication

Engineering

National Institute of Technology

National Institute of Technology

# **ACKNOWLEDGEMENT**

I would like to express my deepest gratitude to my faculty in-charge **Dr. P. Prithvi, Assistant Professor**, Department of Electronics and Communication Engineering and **Dr. V. Narendar, Assistant Professor**, Department of Electronics and Communication Engineering, National Institute of Technology, Warangal for their constant supervision, guidance, suggestion and encouragement during this semester.

#### **ABSTRACT:**

The Enigma machine was a cipher machine used extensively by the military to encrypt and decrypt secret messages. Military personnel frequently employed the Enigma machine, a cipher device, to encrypt and decrypt top-secret communications. The machine has a bad reputation for being complicated. The Enigma machine would be implemented in this project using a Field-Programmable Gate Array (FPGA) architecture.

The Enigma machine will be implemented on an FPGA by creating the hardware elements required to reproduce the machine's functioning. The original Enigma machine's electrical connections and logical functions will be replicated by the FPGA through programming.

Verilog is utilized as the hardware description language (HDL) for the implementation and used the Xilinx Nexys 4 DDR Artix-7 FPGA Board.

We will benefit greatly from the opportunity to practice digital hardware design and cryptography through the implementation of the Enigma machine on an FPGA. Additionally, it will show off the adaptability of FPGA platforms and their potential for practical use.

# **CONTENTS**

|    |      | CONTENTS            | PAGE NO. |
|----|------|---------------------|----------|
| 1. | CERT | TIFICATE            | 2        |
| 2. | ACK  | NOWLEDGEMENT        | 3        |
| 3. | ABST | RACT                | 4        |
| 4. | INTR | ODUCTION            | 7        |
| 5. | WOR  | KING                | 9        |
|    | i.   | KEYBOARD            |          |
|    | ii.  | ROTORS              |          |
|    | iii. | REFLECTORS          |          |
|    | iv.  | LAMP BOARD          |          |
| 6. | FLOV | VCHART              | 10       |
| 7. | CODI | ES                  | 11       |
| 8. | SIMU | LATION              |          |
|    | i.   | WAVEFORM            | 16       |
|    | ii.  | SCHEMATIC           | 17       |
|    | iii. | FPGA IMPLEMENTATION | 20       |
| 9. | APPL | ICATION             | 23       |
| 10 | .CON | CLUSION             | 23       |
| 11 | REFE | DENCES              | 23       |

| FIGURE NO. | FIGURE NAME                  | PAGE NO. |
|------------|------------------------------|----------|
| 1          | ELECTRO-MECHANICAL ENIGMA    | 8        |
| 2          | WORKING PRINCIPLE OF ENIGMA  | 9        |
| 3          | FLOW CHART OF IMPLEMENTATION | 10       |
| 4          | OUTPUT WAVEFORM              | 11       |
| 5          | TOP MODULE SCHEMATIC         | 11       |
| 6          | USB READER SCHEMATIC         | 12       |
| 7          | ENCRYPTION SCHEMATIC         | 12       |
| 8          | DEBOUNCER SCHEMATIC          | 13       |
| 9          | ALPHABET DECODER SCHEMATIC   | 13       |
| 10         | CLOCK DIVIDER SCHEMATIC      | 14       |
| 11         | OUTPUT EXAMPLE 1A            | 14       |
| 12         | OUTPUT EXAMPLE 1B            | 15       |
| 13         | OUTPUT EXAMPLE 2A            | 15       |
| 14         | OUTPUT EXAMPLE 2B            | 16       |
| 15         | OUTPUT EXAMPLE 3A            | 16       |
| 16         | OUTPUT EXAMPLE 3B            | 17       |

#### **INTRODUCTION:**

The German military predominantly used the Enigma machine, an electro-mechanical encryption tool, throughout World War II. It was developed by German engineer Arthur Scherbius in the early 1920s, and the German military forces made considerable use of it to send covert messages throughout the war.

Only someone with another Enigma machine and the exact same rotor settings could decipher the messages thanks to the machine's intricate system of rotors and electrical contacts. German soldiers on the front lines communicated with each other and with command centers using the portable, user-friendly Enigma machine

Allied cryptographers eventually succeeded in deciphering the Enigma code using a combination of mathematical analysis and human intellect, despite the complexity of the machine's encryption scheme. The deciphering of the Enigma code, largely regarded as one of the 20th century's greatest cryptanalysis accomplishments, was crucial to the Allies' final triumph in World War II.



FIG 1. ELECTRO-MECHANICAL ENIGMA

FPGAs provide a flexible and adaptable foundation for designing and implementing complex digital systems, such as cryptographic algorithms. By running the Enigma on an FPGA, one can examine the device's internal operations, understand its benefits and drawbacks, and discover more about modern encryption techniques.

A fantastic way to research the history of cryptography and how it has evolved through time is to place the Enigma on an FPGA. Learning about the design, programming, and debugging of digital logic may be an interesting project for students majoring in computer engineering. Running the Enigma on an FPGA like the Nexys 4 DDR Artix 7 FPGA has the general purpose of teaching and practicing digital systems design and cryptography.

#### **WORKING**



FIG 2. WORKING PRINCIPLE OF ENIGMA

### Keyboard:

The keyboard consists of all 26 alphabets it is used for entering the text. When a character is entered an electrical circuit having the key pressed as switch starts to conduct the current which makes some other key(encrypted character) on the lamp board to glow.

#### **Rotors:**

There are three rotors in total which contains 26 electrical contacts on both sides representing 26 alphabets. Each input is coupled to a different contact on the back. This is done with the help of wires present inside them. The wires connected to the input are randomly assigned to outputs. This provides an electrical path for the signal from keyboard. Each rotor

have a unique connection wires inside them. The speciality of rotors that the electrical path changes every time we rotate. This enables us to obtain different encrypted outputs for the same character entered twice with different rotor settings.

#### Reflector:

The reflector does the same job of rotors i.e., assigning the input to a different output by it can't be rotated so the electrical paths are fixed, it just reflects the input to a different output hence called reflector.

#### Lampboard:

The lamp board contains a panel of lights that indicated the encrypted output of the Enigma machine. Each time a key is pressed on the Enigma keyboard, the lamp board would display the corresponding encrypted letter. The user would then write down the encrypted letter and continue typing the message. It consists of 26 lights, one for each letter of the alphabet. The lights were arranged in two rows, with the top row displaying the letters A-M and the bottom row displaying the letters N-Z.

#### **FLOWCHART:** FIG 3. FLOW CHART OF IMPLEMENTATION



#### **CODES:**

```
'timescale ins / ips
                 clk,
   input
   input [14:0] switch,
   output [6:0] segment,
   output [7:0] anode,
   output [15:0] LED
                                                                                           module mux2v(out, A, B, sel);
                                                                                              parameter
   reg [15:0] keycodev=0;
   wire [15:0] keycode;
                                                                                                 width = 32:
        flag;
debugflag;
                                                                                               output [width-1:0] out;
   wire
                                                                                               input [width-1:0] A, B;
always @ (posedge(clk))begin
                                                                                               input sel;
       CLK50MHZ<=~CLK50MHZ:
                                                                                               wire [width-1:0] temp1 = ({width{(!sel)}} & A);
                                                                                               wire [width-1:0] temp2 = ({width{(sel)}} & B);
   USBReceiver uut (
                                                                                               assign out = temp1 | temp2;
       .clk(CLK50MHZ)
                                                                                           endmodule // mux2v
       .keyclk(PS2Clk),
    .keyclk(PS2Clk),
     . keydata (USBData),
     . keycode (keycode),
     .oflag(flag),
     .myflag(debugflag)
always@(keycode)
     if (keycode[7:0] == 8'hf0) begin
         control <= 1'b0:
    end else if (keycode[15:8] == 8'hf0) begin
        control <= keycode != keycodev;
    end else begin
        control <= keycode[7:0] != keycodev[7:0] || keycodev[15:8] == 8'hf0;</pre>
always@(posedge clk)

if (flag == 1'b1 && control == 1'b1) begin
         keycodev <= keycode;
 wire [6:0] tens, ones;
    wire [4:0] character, encrypted_char;
    B2D converter(keycodev[7:0], character);
    Encrypt encr(encrypted_char, character, switch[4:0], switch[9:5], switch[14:10]);
    wire mod clk1, mod clk2;
    wire [31:0] reg_out;
    Alphabet decoder(tens, ones, encrypted_char);
    assign LED[8] = USBData;
assign LED[9] = USBClk;
    assign LED[10] = debugflag;
    clock_divider #(5000) cd_fast(clk, mod_clk1);
    mux2v #(8) m0(segment, ones, tens, mod_clk1);
    assign anode[7:2] = 6'b11
    assign anode[1] = mod_clk1;
assign anode[0] = ~mod_clk1;
```

**Explanation:** This is top module which takes inputs form a USB receiver, and outputs on a 7-segment display. For processing the USB input data and giving out encrypted data six modules are used, The time units used in the code are determined by the timeframe directive at the beginning. The first module which takes input is USB receiver the outputs of this module is given to the converter module which converts the hexadecimal input to decimal number which can be given to encryption module. The outputs of the encryption module are given to alphabet decoder module

which will convert the output into a format which can be displayed on seven segment display.

```
module USBReceiver (
     input clk,
     input keyclk,
input keydata,
     output reg [15:0] keycode=0,
     output reg oflag,
     output myflag
     wire keyclkf, keydataf;
     reg [7:0]currentdata=0;
     reg [7:0]dataprev=0;
     reg [3:0]count=0;
     reg flag=0;
     Debounce #(
         .COUNT_MAX(19),
         .COUNT_WIDTH(5)
     ) db_clk(
.clk(clk),
         .in(keyclk),
         .op(keyclkf)
      Debounce #(
         .COUNT_MAX(19),
         .COUNT_WIDTH(5)
      ) db data(
          .clk(clk),
           .ip(keydata),
           .op(keydataf)
      assign myflag = keydataf;
      always@(negedge(keyclkf))begin
           case (count)
          0:;//Start bit
          1:currentdata[0]<=keydataf;
          2:currentdata[1] <= keydataf;
          3:currentdata[2] <= keydataf;
           4:currentdata[3] <= keydataf;
          5:currentdata[4] <= keydataf;
           6:currentdata[5] <= keydataf;
           7:currentdata[6]<=keydataf;
          8:currentdata[7] <= keydataf;
          9:flag<=1'b1;//parity bit
          10:flag<=1'b0;
          endcase
              if(count<=9) count<=count+1;
              else if(count==10) count<=0;
      reg pflag;
      always@(posedge clk) begin
if (flag == 1'b1 && pflag == 1'b0) begin
              keycode <= {dataprev, currentdata};</pre>
              oflag <= 1'b1;
              dataprev <= currentdata;
          end else
              oflag <= 'b0;
          pflag <= flag;
) endmodule
```

```
module Debounce(
     input clk,
    input in.
     output reg op
    parameter COUNT MAX=255, COUNT WIDTH=8;
     reg [COUNT_WIDTH-1:0] count;
    always@(posedge clk)
        if (in == inv) begin
            if (count == COUNT MAX)
                op <= in;
            else
                count <= count + 1'b1;
        end else begin
            count <= 'b0;
            inv <= in;
endmodule
```

**Explanation:** This is the USB receiver module that receives keycodes from a USB keyboard. The key clock and key data signals are debounced by the Debounce module. On the falling edge of the key clock, the module captures the key data and saves it in the current data register. Additionally, the module examines the keycode's parity bit and adjusts the flag appropriately. After a predetermined number of samples have been seen, the debounce module counts how many successive samples of the input signal are equal before producing a single output signal.

```
module B2D(ip,op);
     input [7:0] ip;
     output [4:0] op;
     wire alph [26:1];
     assign alph[1] = ip==8'h1c;
     assign alph[2] = ip==8'h32;
     assign alph[3] = ip==8'h21;
     assign alph[4] = ip==8'h23;
     assign alph[5] = ip==8'h24;
     assign alph[6] = ip==8'h2b;
     assign alph[7] = ip==8'h34;
     assign alph[8] = ip==8'h33;
     assign alph[9] = ip==8'h43;
     assign alph[10] = ip==8'h3b;
     assign alph[11] = ip==8'h42;
     assign alph[12] = ip==8'h4b;
     assign alph[13] = ip==8'h3a;
     assign alph[14] = ip==8'h31;
     assign alph[15] = ip==8'h44;
     assign alph[16] = ip==8'h4d;
```

```
assign alph(17] = ip=8'h15;
assign alph(18] = ip=8'h2d;
assign alph(19] = ip=8'h1b;
assign alph(20] = ip=8'h2c;
assign alph(21] = ip=8'h3c;
assign alph(22] = ip=8'h3c;
assign alph(22] = ip=8'h2d;
assign alph(23] = ip=8'h1d;
assign alph(23] = ip=8'h35;
assign alph(25] = ip=8'h35;
assign alph(26] = ip=8'h35;
assign alph(26] = ip=8'h36;
assign alph(26] = ip=8'h1d;
assign op(0]=alph(1)|alph(3)|alph(5)|alph(7)|alph(9)|alph(11)|alph(13)|alph(15)|alph(17)|alph(19)|alph(21)|alph(23)|alph(25)
assign op(1)=alph(2)|alph(3)|alph(6)|alph(7)|alph(10)|alph(11)|alph(14)|alph(15)|alph(18)|alph(19)|alph(21)|alph(22)|alph(23);
assign op(3)=alph(4)|alph(5)|alph(6)|alph(7)|alph(12)|alph(13)|alph(14)|alph(15)|alph(20)|alph(21)|alph(26);
assign op(4)=alph(16)|alph(17)|alph(18)|alph(19)|alph(19)|alph(20)|alph(21)|alph(22)|alph(23)|alph(24)|alph(25)|alph(26);
```

**Explanation:** The provided code is a Verilog module that changes an input of 8 bits to an output of 5 bits of decimal which can be given to encryption module for encryption. Each decimal digit's input is compared to a corresponding hexadecimal value using a lookup table to encode the associated decimal output.

```
module Encrypt(out, in, rotate1, rotate2, rotate3);
                                              output [4:0] out;
                                                 input [4:0] rotate1, rotate2, rotate3;
                                                 wire [4:0] w1, w2, w3, w4, w5, w6;
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                reg [4:0] Intermediate; // intermediate value
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          reg [4:0] Intermediate: // intermediate value
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            reg [4:0] Intermediate;
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    reg (40) Intermediate will
always (40) Intermediate will
begin
if (in = 5'di) begin
Intermediate = 5'di)
end else if (in = 5'di) begin
Intermediate = 5'di)
end else if (in = 5'di) begin
Intermediate = 5'di)
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        ee (410) Intermediate; // intermediate; // intermediate i
                                              r1 rol(w1, in, rotate1);
                                              r2 ro2(w2, w1, rotate2);
                                                 r3 ro3(w3, w2, rotate3);
                                           reflector ro4(w4, w3);
                                              r3_inv ro5(w5, w4, rotate3);
                                              r1_inv ro7(out, w6, rotate1);
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              Intermediate = 5'dil's begin
end else if (in = 5'dil's begin
Intermediate = 5'dil's
Intermediate = 5'dil's
Intermediate = 5'dil's
end else if (in = 5'dil's) begin
Intermediate = 5'dil's
end else if (in = 5'dil's) begin
Intermediate = 5'dil's
end else if (in = 5'dil's) begin
Intermediate = 5'dil's
end else if (in = 5'dil's) begin
Intermediate = 5'dil's
Intermediate = 5'dil's
end else if (in = 5'dil's) begin
Intermediate = 5'dil's
end else if (in = 5'dil's) begin
Intermediate = 5'dil's
end else if (in = 5'dil's) begin
Intermediate = 5'dil's
end else if (in = 5'dil's) begin
Intermediate = 5'dil's
end else if (in = 5'dil's) begin
Intermediate = 5'dil's
end else if (in = 5'dil's) begin
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         Intermediate = Velicy

me case : ( (m. m. velic) begin

hierarchite. = velic) begin

metermediate. = velic)

metermediate.
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       min can if the 20 days segment to the control of th
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    end eine if (in = 5'di) begin

Intermediate = 5'di)

Intermediate = 5'di)

Intermediate = 5'di)

end eine if (in = 5'di)

begin

Intermediate = 5'di)

end eine if (in = 5'di)

begin

Intermediate = 5'di)

end eine if (in = 5'di)

begin

Intermediate = 5'di)

end eine if (in = 5'di)

begin

Intermediate = 5'di)

end eine if (in = 5'di)

begin

Intermediate = 5'di)

Intermediate = 5'di) // if the
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     wire [5:0] sum = Intermediate + rotate
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  always @ (sum)
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         begin
if (sum == 6'd26 || sum == 6'd52) begin
    out <= 5'd26;
end else begin
    out <= sum % 5'd26;</pre>
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       begin
if (sum == 6*d26 || sum == 6*d52) begin
out <= 5*d26;
```

```
module r3_inv(
output reg [4:0] out,
input [4:0] in,
input [4:0] rotate
                                                                                                                                                                                                                                                                                                                                                       dule r2_inv(
   output reg [4:0] regout,
   input [4:0] in,
   input [4:0] rotate
dule reflector(out. in);
   output [4:0] out;
input [4:0] in;
 reg (4:0) out;
always @(in)
begin

if (in == 5'di) begin

out = 5'di;

· ''- -= 5'di) begin
                                                                                                                                      input [4:0] rotate
);
wire [5:0] sum = in + 5'd26 - rotate;
reg (4:0] Intermediate;
always 8 (sum)
begin

if (sum == 6'd26 || sum == 6'd52) begin
Intermediate <= 5'd26;
end else begin
Intermediate <= sum % 5'd26;
end
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  always & (sum,

begin

if (sum == 6'd26 || sum == 6'd52) begin

Intermediate <= 5'd26;

end else begin

Intermediate <= sum % 5'd26;
             it (in = 5'di) begin

out = 5'di);
end else if (in == 5'di) begin

out = 5'di5;
end else if (in == 5'di) begin

out = 5'di5;
end else if (in == 5'di) begin

out = 5'di6;
end else if (in == 5'di) begin

out = 5'di7;
end else if (in == 5'di) begin

out = 5'di0;
end else if (in == 5'di) begin

out = 5'di0;
                                                                                                                                                                                                                                                                                                                                                      always @(intermediate)

begin

if (intermediate == 5'di0) begin

repout = 5'di;

end else if (intermediate == 5'di0) begin

repout = 5'di;

end else if (intermediate == 5'di0) begin

out = 5'di;

end else if (intermediate == 5'di0) begin

out = 5'di;

end else if (intermediate == 5'di0) begin

out = 5'di;

end else if (intermediate == 5'di0) begin

out = 5'di;

end else if (intermediate == 5'di0) begin
                                                                                                                             always @(Intermediate)
begin
if (Intermediate == 5'dl4) begin
                                                                                                                                                                   out = 5'd1;
end else if (Intermediate == 5'd0) begin
out = 5'd2;
                                                                                                                                                                  end else if (Intermediate == 5'd24) begin
out = 5'd3;
                                                                                                                                                                                                                                                                                                                                                                 regout = 5'd);
end else if (intermediate == 5'd1) begin
regout = 5'd6;
end else if (intermediate == 5'd4) begin
regout = 5'd6;
end else if (intermediate == 5'd1) begin
regout = 5'd6;
end else if (intermediate == 5'd1) begin
regout = 5'd6;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (intermediate == 5'd1) begin
regout = 5'd1;
end else if (in
               out = 5'd22;

out = 5'd22;

nd else if (in == 5'd10) begin

out = 5'd23;

nd else if (in == 5'd11) begin
                                                                                                                                                                              delse if (Intermediate == 5'dl3) begin
out = 5'd4;
                                                                                                                                                                              delse if (Intermediate == 5'd16) begin out = 5'd5;
                                                                                                                                                                 end else if (Intermediate == 5'd18) begin
  out = 5'd6;
                                                                                                                                                                 end else if (Intermediate == 5'd20) begin
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           nd else if (Intermediate == 5'd8) begin
out = 5'd9;
                                                                                                                                                                 end else if (Intermediate == 5'd6) begin
                                                                                                                                                                 end else if (Intermediate == 5'd19) begin
                                                                                                                                                                 end else if (Intermediate == 5'd22) begin
                                         if (in == 5'd16) begin
                   d else if (in == 5'd17) begin
out = 5'd4;
                                                                                                                                                                out = 5'd10;
end else if (Intermediate == 5'd25) begin
  out = 5'd11;
end else if (Intermediate == 5'd1) begin
                                                                                                                                                                                                                                                                                                                                                                                                        if (intermediate == 5'd23) begin
                                                                                                                                                                                                                                                                                                                                                                   end else if (intermediate == 5'd2) begin
regout = 5'd12;
end else if (intermediate == 5'd2) begin
regout = 5'd13;
end else if (intermediate == 5'd10) begin
                                       if (in == 5'd18) begin
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        out = 5'd13;
end else if (Intermediate == 5'd18) begin
out = 5'd14;
            out = 5'd5;
end else if (in == 5'd19) begin
                                                                                                                                                                 end else if (Intermediate == 5'd10) begin
                                                                                                                                                                  out = 5'd13;
end else if (Intermediate == 5'd17) begin
             out = 5*d?)

out = 5*d?

out = 5*d?

out = 5*d?
                                                                                                                                                                 out = 5'd14;
end else if (Intermediate == 5'd2) begin
out = 5'd15;
end else if (Intermediate == 5'd23) begin
              out = 5'd12;
end else if (in == 5'd26) begin
out = 5'd13;
end else begin
out = 5'd0;
                                                                                                                                                                                                      if (Intermediate == 5'd26) begin
                                                                                                                                                                                                      'd21;
if (Intermediate == 5'd12) begin
                                                                                                                                                                                                                                                                                                                                                                                               regout = 5'd0; // If the prograu
```

**Explanation:** This are the rotor modules present in the encryption module The top-level module "Encrypt" creates an output "out" from an input "in" and three rotation values ("rotate1", "rotate2", and "rotate3"). The "Encrypt" module encrypts data using the "r1", "r2", "r3", "reflector", "r3\_inv", and "r2\_inv" modules, which are six additional modules.

```
module Alphabet (seg0, seg1, in);
    input [4:0] in;
    output [6:0] seg0, seg1;
    wire dec0, dec1, dec2;
    wire w1.w2.w3.w4.w5.w6.w7.w8.w9.w0;
    assign dec0= in[4:3]==2'b00|in==5'd9|in==5'd8;
    assign dec2= in==5'd20|in==5'd21|in==5'd22|in==5'd23|in==5'd24|in==5'd25|in==5'd26;
    assign dec1= in==5'd10|in==5'd11|in[4:2]==3'b011|in[4:2]==3'b100|in==5'd19;
    assign w0=in==5'd0|in==5'd10|in==5'd20;
    assign w1=in==5'd1|in==5'd11|in==5'd21;
 assign w2=in==5'd2|in==5'd12|in==5'd22;
    assign w3=in==5'd3|in==5'd13|in==5'd23;
    assign w4=in==5'd4|in==5'd14|in==5'd24;
    assign w5=in==5'd5lin==5'd15lin==5'd25:
    assign w6=in==5'd6|in==5'd16|in==5'd26;
    assign w7=in==5'd7|in==5'd17;
    assign w8=in==5'd8|in==5'd18;
    assign w9=in==5'd9|in==5'd19;
    assign seg0[0]=w1|w4;
    assign seg0[1]=w5|w6;
     assign seg0[2]=w2;
    assign seg0[3]=w1|w4|w7;
    assign seg0[4]=w1|w3|w4|w5|w7|w9;
    assign seg0[5]=w1|w2|w3|w7;
    assign seg0[6]=w0|w1|w7;
    assign seg1[0]=dec1;
    assign seg1[1]=0;
    assign seg1[2]=dec2;
    assign seg1[3]=dec1;
    assign seg1[4]=dec1;
    assign seg1[5]=dec1|dec2;
    assign seg1[6]=dec0[dec1;
) endmodule
```

**Explanation**: This module which has two seg0 and seg1 output signals and accepts a 5-bit input signal, is defined to decode the input decimal number .Based on the value of the input in, the module employs conditional assignments to determine the values of intermediate signals dec0, dec1, dec2, and w0 through w9.

The intermediate signals w0 through w9, dec0, dec1, and dec2 are utilized to calculate seg0 values. The output seg0 represents a seven-segment display that displays alphanumeric letters, while seg1 is used to display a decimal point or other supplementary information.

**Explanation:** clock divider circuit that converts an input clock signal ("clkin") into an output clock signal ("clkout") with a specified period after reaching the predetermined interval, the circuit toggles the output clock signal by using a counter to count the amount of clock cycles. Using an always block with a posedge(clkin) sensitivity list and an assign statement to attach the toggling output signal to the "clkout" output port.

#### **SIMULATIONS:**

#### Waveform-



FIG 4. OUTPUT WAVEFORM

# **RTL Schematic-**

#### FIG 5. TOP MODULE SCHEMATIC



#### **USB Receiver:**



FIG 6. USB RECEIVER SCHEMATIC

# **Encryption:**

FIG 7. ENCRYPTION SCHEMATIC



#### **Debouncer:**



FIG 8. DEBOUNCER SCHEMATIC

# **Alphabet Decoder:**



FIG 9. ALPHABET DECODER SCHEMATIC

#### **Clock Divider:**

FIG 10. CLOCK DIVIDER SCHEMATIC



# Nexys 4 DDR (XC7A100TCSG324-1) FPGA Implementation:

#### **Entered A with rotor 1 used:**



FIG 11. OUTPUT EXAMPLE 1A

# Entered J(10) to get A(01) with same rotor setting:



FIG 12. OUTPUT EXAMPLE 1B

# Entered A with rotor 1,2 used:



FIG 13. OUTPUT EXAMPLE 2A

# Entered D(4) to get A(01) with same setting:



FIG 14. OUTPUT EXAMPLE 2B

# Entered A with rotors 1,2 & 3 used:



FIG 15. OUTPUT EXAMPLE 3A

# Entered M(13) to get A(01) with same setting of rotors 1,2 & 3:



FIG 16. OUTPUT EXAMPLE 3B

#### **APPLICATION:**

The FPGA implementation of the Enigma machine has numerous potential applications. One is in the field of cybersecurity, where the machine could be used to develop and test new encryption algorithms or to analyze the effectiveness of existing ones.

Another application is in education, where the FPGA implementation could be used as a teaching tool to help students understand the principles of cryptography and computer engineering. Finally, the FPGA implementation could also be used as a hobby project for enthusiasts interested in recreating historical technology.

#### **CONCLUSION:**

The FPGA implementation of the Enigma machine represents an exciting intersection of historical technology and modern computing. While there are challenges involved in accurately emulating the behavior of the original machine and ensuring security, the potential applications of this technology are numerous and varied.

Whether used in cybersecurity research, education, or as a hobby project, the FPGA implementation of the Enigma machine offers a fascinating glimpse into the history and future of cryptography and computing.

#### **REFERENCES:**

- <a href="https://ieeexplore.ieee.org/document/7394608">https://ieeexplore.ieee.org/document/7394608</a>
- <a href="https://www.pantechsolutions.net/ps-2-usb-keyboard-interface-with-fpga">https://www.pantechsolutions.net/ps-2-usb-keyboard-interface-with-fpga</a>
- https://www.101computing.net/enigma-machine-emulator/