## Software for embedded systems

Verification Lab. (Assertion-based verification)

Samuele Germiniani samuele.germiniani@univr.it

Alessandro Danese alessandro.danese@univr.it

January 17, 2020

## Simple-platform case study

How to download the simple platform:

 $git\ clone\ https://github.com/SamueleGerminiani/simple\_platform.git$ 

Environment set-up:

- cd simple\_platform
- source env\_setup.sh

### Makefile menu

How to open the Makefile menu (terminal):

- cd questa.simulation
- 2 make

### Makefile menu

### Once started, the following menu should appear on the terminal

```
USAGE: make RECEPIE|TARGET
Authors: Alessandro Danese (alessandro.danese@univr.it)
        Samuele Germiniani (samuele.germiniani@univr.it)
--- RECIPES -----
simulation
                     => Performs: clean, compile s, and run s
mining_bl_master
                     => Performs: clean, and assertion mining for buslayer (master)
mining_bl_slave_0
                     => Performs: clean, and assertion mining for buslayer (slave_0)
mining_bl_slave_1
                     => Performs: clean, and assertion mining for buslayer (slave_1)
mining camellia
                     => Performs: clean, and assertion mining for camellia
mining transmitter
                     => Performs: clean, and assertion mining for transamitter
                     => Performs: clean, and Assertion-based Verification
ABV
faultC bl master
                     => Performs: clean, and fault coverage for buslaver (master)
faultC bl slave
                     => Performs: clean, and fault coverage for buslaver (slave)
faultC camellia
                     => Performs: clean, and fault coverage for camellia
faultC transmitter
                     => Performs: clean, and fault coverage for transmitter
--- TARGETS -----
                   => Performs: fault-coverage with faults.txt file
check faults
                 => Compilings DUT
compile s
run_s
                     => Runs simulation.
--- ADMINISTRATIVE TARGETS ------
help
                     => Displays this message.
clean
                     => Removes all intermediate and log files.
```

## Simulating the simple platform

How to simulate the simple platform

make simulation

The command *make simulation* compiles the platform and the firmware source code (directory firmware).

Afterwards, it runs a simulation.

The sim.vcd file records the values of any register/wire/port of the platform. The transactor\_log.txt file records any read\_transaction and write\_transaction performed by the firmware.

## Assertion-based verification (ABV)

How to perform ABV with the simple platform

make ABV

The command *make ABV* compiles the source code of the platform, the firmware source code, and the verification unit in the files: buslayer\_master.psl, buslayer\_slave.psl, camellia.psl and transmitter.psl (sse\_lesson1/vcs.simulation/psl).

### Verification unit

#### How add assertions

- open simple-platform/simple\_platform.srcs/assertions/module\_name.sv
- add a checker and bind it to a target module as shown in the SVA lesson.

## Exercise 1 - Find a bug with an assertion

The current implementation of the simple-platform contains a major fault making a certain signal stuck at a constant value.

The fault is so severe that the execution can hardly progress.

Read the bus\_layer specifications and write down assertions that should hold in an correct implementation in order to reach a better understanding of the fault (what signal is stuck at a constant value)?.

Once the bugged signal is found, inspect the code to find the cause of the bug and correct it (It is a very easy fix).

Add the assertions to

 $simple\_platform/simple\_platform.srcs/assertions/bl\_master\_assertions.sv\\$  See the next page for an hint.

### Exercise 1 - HINT

### Start from this specifications:

Write transaction (master) The module-interface for a write transaction works as follows:

#### CLOCK EDGE 0

- MODULE presents a valid address on [ADDRESS\_I]
- MODULE presents a valid data on [DATA\_TO\_BUS\_I]
- MODULE asserts [WRITE\_I]
- MODULE presents bank select [BYTE\_SEL\_I]
- MODULE asserts [REQUEST\_I]
- BUSY\_O is negated

#### **CLOCK EDGE 1**

 BUSLAYER asserts BUSY\_O in response to asserted [REQUEST\_I], and starts a new bus WRITE CYCLE

### Exercise 2 - Write assertions to check the data-flow

#### Core wrapper to Bus data flow



### Exercise 2 - Write assertions to check the data-flow

When the firmware needs to perform a read/write operation, it forwards the task to the core wrapper (read\_transaction, write\_transaction). The core wrappers interfaces with the bus with the bus\_layer which contains the logic (FSM + DataPath) to implement the wishbone protocol to perform read/write cycles. When a new write cycle begins (request is asserted), the registers in the core wrappers retain the values that must be forwarded to the bus by the bus\_layer. Write assertions checking that the values assumed by the output ports to the shared\_bus are the same values assumed by the core\_wrapper registers one clock tick before. You can use the \$past operator to achieve this goal (see the manual). See the figure in the previous page to find out what ports/registers must be checked in the assertions. Add the assertions to

simple\_platform/simple\_platform.srcs/assertions/bl\_master\_assertions.sv

## Exercise 3 - Write a "complex" assertion

Read the specifications for the wishbone protocol (in bus\_layer.pdf). Write an assertion highlighting the behavior of a write cycle (the master forward a value to a slave).

Add the assertion to

simple\_platform/simple\_platform.srcs/assertions/wishbone\_assertions.sv Hint: see the specifications in the next pages.

## Exercise 3 - Write a "complex" assertion

#### WISHBONE BUS WRITE CYCLE

CLOCK EDGE 0

- MASTER presents a valid address on [ADR\_O]
- MASTER presents a valid data on [DAT\_O]
- MASTER asserts [WE\_O]
- MASTER presents bank select [SEL\_O]
- MASTER asserts [CYC\_O] and [STB\_O]

## **SLAVE** consumes data immediately

CLOCK EDGE 1

responding SLAVE asserts [ACK\_I]

#### **CLOCK EDGE 2**

- MASTER negates [STB\_O] and [CYC\_O] to indicate the end of the cycle
- $\bullet$  Responding SLAVE negates [ACK\_I] in response to negated [STB  $\_O]$

## Exercise 3 - Write a "complex" assertion

# SLAVE does not consume data immediately

- **CLOCK EDGE 1** 
  - responding SLAVE asserts [STALL\_I]
  - MASTER negates [STB\_O] in response to asserted [STALL\_I]

#### CLOCK EDGE N

 responding SLAVE negates [STALL\_I] and asserts [ACK\_I] to indicate data was accepted

#### CLOCK EDGE N+1

- MASTER negates [CYC\_O] to indicate the end of the cycle
- responding SLAVE negates [ACK\_I] in response to negated [CYC\_O]