

# Electronics 201 Project

Submitted to: Dr. Mohamed youssef & Eng. Hesham Amin

| Name                  | Sec | BN |
|-----------------------|-----|----|
| Saleh Ramadan Saleh   | 2   | 49 |
| Belal Mohamed Ibrahim | 2   | 2  |
| Tarek Mohamed Sayed   | 2   | 52 |

# **Problem 1**



Fig 1.1

# Design Procedure & Simulation results The relation between Ids and Vgs

For the Enhancement MOSFET shown in figure (2.1), we let Vgs=Vin and Vds=Vout (we notice that Vs =0). By fixing the drain-to-source voltage (Vout) to 2v. Then by plotting the relation between Ids and Vin which is

$$I_{ds} = \mu_n C_{ox} \frac{w}{L} ((V_{gs} - V_{th}) V_{ds} - \frac{V_{ds}^2}{2})$$

we get the curve in figure (2.2) Then we can easily get the threshold voltage Vth



figure 2.1 NMOS transistor

figure 2.2 Vg - Id relation

After simulation on MULTISIM we found that Vth = 0.798 volts



simulation figure

#### The relation between Ids and Vds

By making Vgs = 2v and plotting the relation between Ids and Vds as illustrated in figure 2.3 . We get the curve shown in figure 2.4 which we will use to calculate and MnCox and  $\lambda$ 



figure 2.4

Vds - Ids curve

NMOS with Vg = 2v

### Calculating the quantity $\mu_n C_{ox}$

$$I_{ds} \approx \mu_n C_{ox} \frac{w}{L} (V_{gs} - V_{th}) V_{ds}$$

$$V_{GS3}$$

$$V_{GS2}$$

$$V_{GS1}$$

figure 2.5

Deep linear (Triode Region)

By differentiating Ids w.r.t Vds we get the conductance (g)

$$g_0 = \frac{\partial I_{ds}}{\partial V_{ds}} = \mu_n C_{ox} \frac{w}{L} (V_{gs} - V_{th})$$

by getting the slope in the deep triode region (where Vds < 0.1v)

$$g_0 \approx 665.02 \times 10^{-6} \Omega^{-1}$$



after that we can get  $\mu_n C_{ox}$  substituting with W/L=5 and Vgs-Vth = 1.2 v

$$\mu_n C_{ox} = 1.11 \times 10^{-4}$$

Then we calculate Ids at the edge of saturation from this relation

$$I_D = \frac{1}{2} \mu_n C_{ox} \frac{W}{L} (V_{GS} - V_{TH})^2$$

then  $Id = 3.996 \times 10^{-4}$  Ampere

In saturation region we find that there is the channel length modulation effect appears and we Ids relation takes the form

$$I_D = \frac{1}{2} \mu_n C_{ox} \frac{W}{L} (V_{GS} - V_{TH})^2 (1 + \lambda V_{DS}),$$

The slope of this curve gives us 1/Rds and then we can calculate  $\lambda$  from the following relation

$$\lambda \approx \frac{1}{R_{ds}I_{ds}}$$

from simulation figure (3) we find that the slope

$$\frac{\partial I_{ds}}{\partial V_{ds}} = \frac{1}{R_{ds}} = 6.871 \times 10^{-6} \Omega^{-1}$$

$$\lambda \approx \frac{1}{R_{ds}I_{ds}} = \frac{6.871 \times 10^{-6}}{3.996 \times 10^{-4}} = 0.0172V^{-1}$$



#### Discussion of Results and calculations

We notice that Vth = 0.798 volts which is so close to typical values of threshold voltage. We also noticed that

$$\lambda \approx \frac{1}{R_{ds}I_{ds}} = \frac{6.871 \times 10^{-6}}{3.996 \times 10^{-4}} = 0.0172V^{-1}$$

which is also in the range of typical values of  $\lambda$  0.005 to 0.02

# **Problem 2**

# **Schematic diagram**



First from solving the above figure, we begin to deduce a series of equations to represent boundaries of the design

Assume we take some values from problem 1

$$\mu_n C_{ox} = 1.11 \times 10^{-4}$$

Vth = 0.8 v

#### **Design corners**

- a) First from AC analysis
  - 1) We begin by solving to get  $R = R_d$  given WH = 15MHz.

$$R_d = \frac{WH}{C_L}$$

 $R_d = 10.6103 \ kohm$ 

2) Then we begin to get relations between the other parameters. We get an expression for mid band voltage gain  $A_v$ .

$$A_v = gm \times R_d$$
 @  $A_v \ge 19.9526$ 

From above we can deduce a minimum value for gm

$$gm \ge \frac{A_v}{R_d} \ge 1.88055 \ mA/V$$

3) Then we try to get expression for WL.

$$WL = \frac{gm}{C_{in}} = 500$$
Hz

 $C_{in} \geq 598.6 \, nFarad$ 

- B) from DC analysis we get the following.
  - 4) For the circuit to remain in saturation  $V_d \ge V_g V_{th}$  Where  $V_{gs} V_{th} = V_{eff}$  From givens  $I_{DC} \le 100 \ uA$ .

$$V_d = 3 - I_{DC} \times R_d$$

Then by substituting from above:

$$V_{eff} = 0.0643$$
 volts

5) Getting a relation between gm and  $I_{DC}$ .

$$Gm = \sqrt{2 \times \mu n \cos \frac{w}{l} \times I_{DC}}$$

At minimum gm we can get a relation between  $I_{DC}$  and  $\frac{w}{l}$ .

$$\sqrt{\frac{w}{l}} I_{DC}_{min} = 0.1293368$$

#### **Trials:**

Assume  $I_{DC} = 67 \ \mu A$  and  $\frac{w}{l} = 300$  (we are above minimum values so it's ok!)

Then gm =  $2.15 \, mA/V$ 

$$C_{in} = 684.403 \ nF$$

Then we get the gm from simulation where gm = 2.14208

Where the error = 0.374%

$$V_{eff} = 43.194 \ mV$$

$$V_{ds} = 2.27 V$$

$$V_{Dc} = 0.862 V$$

1) DC operating point (ID=67uA, VDS= 2.27volts,

 $V_{eff}=43.19480 mV$ ), and  $V_{DC}=843.19 mV$ )

gm = 2.14208 mA/V (So close to the calculated gm with an error below 1% )

Gm as shown in the figure below.



## b) AC analysis frequency response at 1GHz.



Average gain is about 28 db which satisfies the condition  $Av \ge 26 db$ 

(There is a small error in F(low) (about 4%) due to the neglection of r0 and other assumptions and approximations

#### c) Rin and Rout

To get Rin we put a Coupling capacitor (C=1mF) after The input signal To ensure that we are in the bias point at high frequencies then we get it from Multisim using the expression (Vin/Iin) where Vin is the Voltage at the node after this input capacitor (C=1F) to neglect its effect at low frequency which makes Rin at low frequency very large



The AC analysis  $R_{in}$  vs frequency up to 10 GHz

a)Rin = 1/gm = 370.7371 ohms

Note: At high frequencies (above 1 Ghz) parasitic capacitors will shunt Rin to zero

------

- To get Rout we put a capacitor (C=1F) in series with an AC voltage source and get Rout from the expression (Vx/Ix=Rout) The following figure shows the circuit after this modification



4) The AC analysis  $R_{out}$  vs frequency up to 10 GHz



Rout = Rd = 10.6103 Kohms

At High frequencies parasitic caps and **CL** will shunt Rout to zero, that is, it these capacitors will make short circuit in parallel to R out and Rin that will shunt them

#### Transient analysis with Vin=A.sin( $2\pi ft$ )

When **A=10 mV** and **f=100 kHz**(which means that we are in mid - band so that Av = mid-band gain (about 20 in linear

scale and 28 in decibel scale)



This shows the DC + AC components of Vout , we note that the amplitude of Vout is  $200\ mV$  as the average gain is about  $20\ and$  the input signal is  $10\ mV$ 

-The Dc component from DC analysis = 2.27 volts which shifts up the output curve by this offset

#### transient analysis at F = 50 Hz

(which means that we are in low frequency that approximates to DC case) gain in this case is about 1.2



We note that the frequency is so low that the Ac components is negligible with respect to the DC component. (RECALL That Vd=2.27 volts)

# transient analysis with F = 150 MHz

(here we use high frequency gain which is also so small because of the parasitic capacitors effect . The Ac signal has a small impact and the DC component dominates here as in the (F=50hz) case



**Design summary** 

| Parameter         | Value                    |
|-------------------|--------------------------|
| Power             | P=Vdd*Ids=201 microwatts |
| gm                | 2.15 mA/V                |
| B.W               | 14.9995 Mhz              |
| Mid-band gain     | 28 DB (average)          |
| Veff              | 0.0682 volts             |
| Rin               | 1/gm = 370  ohms         |
| Rout              | Rd = 10.6103  Kohms      |
| Cin               | 684.403 nF               |
| Idc               | 67 uA                    |
| Vd (DC component) | 2.27 volts               |