



# 2-Stage Op-amp Design Using Multisim

**Submitted to:** 

Dr: Mohamed Youssef Abdallah

**Eng: Hesham Ahmed Amin** 

| Name                         | Sec. | BN. | Seat no. |
|------------------------------|------|-----|----------|
| 1.Ahmed Tarek Salama Mohamed | 1    | 17  | 32017    |
| 2.Saleh Ramadan Saleh Osman  | 2    | 49  | 32103    |

# **Hand Analysis:**

#### Device Sizes (M1-M8), bias point, gm, ro, the Gain Analysis

We are given that :  $VDD=3.3 V \& I bias=100 uA then I_8=100uA$ 

#### 1. P(consumption)=1mW

And the power is equally distributed between stage "1" and stage" 2" and with Neglect the power consumption due to (I bias).

Then for stage "1": P1=0.5 mW

 $P1 = (I_3 + I_4) * VDD$ 

And we know that  $I_1 = I_2 = I_3 = I_4 = I_5/2$ 

P1=  $((I_5/2) + (I_5/2))$  \*VDD then we get  $I_5$  =151.52 uA

 $I_1=I_2=I_3=I_4=75.76 \text{ uA}$ 

For stage "2": P2=0.5 mW

P2=  $I_7$  \*VDD then we get  $I_7$  = **151.52 uA** 

And we know that  $I_6=I_7$ 

I<sub>6=</sub> 151.52 uA

By using this equation  $(1/(\lambda^*I)$  we can determine ro for transistors:

 $ro_{1,2}$ =330 KΩ,  $ro_{3,4}$ =203 KΩ,  $ro_{5,6}$ =165 KΩ,  $ro_7$ = 101.5 KΩ,  $ro_8$ = 250 KΩ

## 2. Maximum Input Common Mode Voltage = 3V

This value for M1 to be in SAT VD>VG-VTHn

VG=VinCM

Then VG < VD+VTHn then

VinCM)max= VD+VTHn VD=VDD-VSG3 && VTHn=0.8 V

Then we can get VSG3=1.1 V and |VTHp|=0.9 then Veff3=0.2 V

We know that VSG3=VSG4 then Veff4=0.2 V

#### 3 .Zero Systematic Offset:

To achieve that we need to made Prefect Mirroring between M3&M4 then We need VSD3=VSD4 and as VS3=VS4 so we need VD3=VD4

VD3=VDD-VSG3 & VD4=VDD-VSG7 then we need to achieve that condition

VSG3=VSG7 so we can say that Veff7=0.2V

#### 4. Differential mode gain=80dB

Then the gain =10^4 we can get the gain by get the gain of each stage For Stage "1":

$$Av1=-gm_{1,2}*(ro_{1,2}//ro_{3,4})$$

For Stage "2":

$$Av2=-gm_7*(ro7//ro6)$$

Total Gain=Av1\*Av2 then Total Gain=Av1\*Av2

$$gm_7=(2*I_7)/Veff7$$
 then  $gm7=1.52*10^-3 A/V$ 

$$10^4 = gm_{1,2} * (ro2//ro4) * gm_7 * (ro7//ro6)$$
 then  $gm_{1,2} = 8.33*10^-4$ 

$$gm_{1,2} = (2*I_{1,2})/Veff_{1,2}$$
 Veff1=Veff2=0.2 V

## 5.Min output voltage=0.2

Veff5=Veff6=Veff8= Min output voltage

Then Veff5=Veff6=Veff8=0.2 V

By using the equation of current of transistor in SAT region &assume L=1um

We can get the Width for transistors:

IDS=  $0.5 \mu nCox (W/L) ((VGS-VTH)^2)$ 

W1=W2=32 um, W3=w4=95 um, W5=W6=63 um, W7= 189 um, W8= 42 um

gm for the rest of transistors: using gm=(2\*I) /Veff

 $gm1=gm2=8.33*10^-4$  A/V (from equation of gain)

gm3=gm4=7.6\*10^-4 A/V

 $gm5 = gm6 = gm7 = 1.52*10^{-3} A/V$ 

gm8= 10^-3 A/V

#### Op-amp Noise Analysis:

\* OP amp Noise analysis. We will take in Consideration Therma noise only. We Know That: The Source of The Thermail noise from drain to source and These are The formulas To determine it: in2 = 4KT 89m , Un2 = gm We are given That:  $K=1.38*10^{-23}$  J/K  $T=300^{\circ}K$ ,  $\delta=1$ we will divide also The analysis > For stage "1" - we have M&M2 8 M3 8 M4 4KT8 #  $U_n^2 = U_n^2 := 4KT \delta$ 9m3,4 Due to M

```
Due to M3,4: Vo2=2Vn2* 9m (rolling)*9m(rolling)
 > For stage "2". We have M68 M7
  in2 = in2 = 4KT8 9m,7
 Due To Mg 8 Mg: Von = 2 in * ( rg 11 vo6) 2
          for opamp.

\sqrt{6n^2} = \sqrt{6n^2} + \sqrt{6n^2} + \sqrt{6n^2}

"ToTal" 1,2 3,4 6,7
                             Von ToTal
     Vin
                                                 A - gm (1/2 11/94) gm (1/2 11/9)
     refered
   Vin_{n}^{2} = 2 Vn^{2} + 2 Vn^{2} * 9m_{3,4} + 2 in^{2} * 1
1,2
3,4
9m_{1,2}^{2}
6,7
9m^{2}
1,2
1,2
1,2
U_{II}^{2} = 2\left(\frac{4KT\delta}{9m_{1,2}}\right) + 2\left(\frac{4KT\delta}{9m_{3,4}}\right)\left(\frac{9m_{3,4}^{2}}{9m_{1,2}^{2}}\right) + 2
                                                                4KT8
                                                              9m * 9m2 ( Ya 11/6)
  Vin_{n}^{2} = 8KT \delta \left[ \frac{1}{9m_{1,2}} + \frac{9m_{3,4}}{9m_{1,2}^{2}} + \frac{1}{9m_{1,2}^{m}(9m_{1,2})^{2}(r_{0}||r_{0}^{2}|)^{2}} \right]
refered
                     InPut referred noise = 8.7 NU/VHZ
```

#### > OP-amp CMRR Analysis:

\* Hand analysis for CMRR: for Diff Mode analy, sis. We get That: Am = 9m (roll rou) \*9m (roll rob) for CM. Mode analysis. We will get also the gain from each stage For Stage "1" we will add Mand M2 in Parallel. and M3 and M4 in Parallel and The outPut R for M5 = ros Then We Will get This: ro3,4 29m 101,2

Neglecting rous and assuming 1 1 1 Vo3,4 -29m1,2\* Then: A ~ 1+29m \* 105 1 + 29m \* 10,5 for Stage "2". = - 9m \* ( To 6 11 ro 7) = 9m1,2 \* 9m (% 11%) \* 1 7 1+29 m \* 16 5 - A\*A CMRRI Adm 20109 \* CMRR = 84.23 dB \*>60

# Summary for "Hand Analysis"

We can summarize "Hand Calculations" by this Table:

| "Hand<br>Analysis " | L                              | W     | I             | ro      | gm(A/V)    | Veff  |
|---------------------|--------------------------------|-------|---------------|---------|------------|-------|
| M1                  | 1um                            | 32um  | 75.76 uA      | 330ΚΩ   | 8.33*10^-4 | 0.2 V |
| M2                  | 1um                            | 32um  | 75.76 uA      | 330ΚΩ   | 8.33*10^-4 | 0.2 V |
| M3                  | 1um                            | 95um  | 75.76 uA      | 203ΚΩ   | 7.6*10^-4  | 0.2 V |
| M4                  | 1um                            | 95um  | 75.76 uA      | 203ΚΩ   | 7.6*10^-4  | 0.2 V |
| M5                  | 1um                            | 63um  | 75.76 uA      | 165ΚΩ   | 1.52*10^-3 | 0.2 V |
| M6                  | 1um                            | 63um  | 151.52 uA     | 165ΚΩ   | 1.52*10^-3 | 0.2 V |
| M7                  | 1um                            | 189um | 151.52 uA     | 101.5ΚΩ | 1.52*10^-3 | 0.2 V |
| M8                  | 1um                            | 42um  | 100 uA        | 250ΚΩ   | 10^-3      | 0.2 V |
|                     |                                |       | Input Referee | d Noise | CMRR       | R     |
| "Hand An            | 8.7 nV /(HZ) <sup>1/2</sup> 84 |       | 84 dB         | 1       |            |       |

# **Design& Simulation results:**



#### Gain & Bandwidth & CMRR

#### 1.Differential Mode Gain:

We make AC analysis and this is the simulation result:



As we see that we achieved the target of diff mode gain: Adm=83.5 dB

#### 2. Open Loop 3dB Bandwidth:

Bandwidth=fc where fc(cut off frequency ) at which the gain will be Adm= 77dB From Simulation Results:



As we see that we achieved the target of Bandwidth: BW=360.77 KHZ

**Or** if we need to get at which the gain that we get from simulation decrease by a 3dB So we can get the bandwidth at Adm=80 dB and this simulation result:



As we see that we also achieved the target of Bandwidth:

**BW=214.75 KHZ** 

#### 3.Common Mode Gain



We have achieved that we want ACM very small as: ACM=-6.3 dB

#### 4.CMRR:



We have achieved the target by: CMRR=93.87dB

It differs slightly from that we got from hand calculation as we made many approximations and neglections.

#### > Input Referred Noise

We made Noise analysis and this is the simulation result:



V<sup>2</sup>in(noise referred)=6\*10^-17 nV<sup>2</sup>/HZ then

#### Input Referred Noise= 7.75 nV/(HZ)<sup>1/2</sup>

#### **➤ Input Common Mode Range:**

## 1.Max Input Common Mode

As we said previously that this value that make M1 to be in sat

Then simply we can check this value by simulation through DC sweep for VinCM that is in our design V3 with (VG1-VD1) and see which value for V3 that VG1-VD1=VTHn=0.8 V , this will be max input common mode and this is the simulation result:



#### 2.Min Input Common Mode

In this case this value that make M5 to be in sat and to check this value we will do as we did with Max and this is the simulation result:



#### Output Voltage Range:

We need to sweep the output voltage so we will connect output node with source but in the same time we need to enter the input—so we made a negative feedback by connect output node with Vin+ then we benefit from the properties of op-amp that higher gain (approximately infinite)&negative feedback then Vin+=Vin- so we connect the source with Vin+ and with negative feedback then Vin+=Vin-=Vout so we can sweep on the output voltage.

#### 1.Max Output Voltage

This is the value that make M7 in sat then to check this value we will use the same method that we used it in the input common mode range but in this case M7 is PMOS so we will see at which value of VOUT that





## 2.Min Output Voltage

This is the value that make M6 in sat then to check this value we will use the same method that we used it in the input common mode range and this is the simulation result:



# **Power Consumption:**

We can check this value by making DC analysis and get the P through:

 $P=(I_3+I_4)*VCC+(I_7)*VCC$  and this is the result of simulation:

| DC Operating Point                               |           |
|--------------------------------------------------|-----------|
| -((I(M3[ID])+I(M4[ID]))*V(vcc)+I(M7[ID])*V(vcc)) | 1.01697 m |
|                                                  |           |
|                                                  |           |

# > Summary for Simulation Results:

| Spec.                      | Target         | Sim.results         | Units                 | Comment                                                                                   |
|----------------------------|----------------|---------------------|-----------------------|-------------------------------------------------------------------------------------------|
| Differential<br>Mode Gain  | 80 dB          | 83.5                | dB                    | We get an extra gain than the achieved but in op_amp we need higher gain.so it's accepted |
| Common Mode<br>Gain        | <b></b>        | -6.3                | dB                    | We need a low "Acm" and that we have achieved here.                                       |
| CMRR                       | >60            | 93.87               | dB                    | We need to get a higher ratio and that we have achieved here.                             |
| Open Loop 3dB<br>Bandwidth | Min<br>180-280 | 360.77<br>or 214.75 | кнz                   | First value if we consider at A=77 dB and the second at A=80.                             |
| Input Refereed<br>Noise    | 7-8            | 7.75                | 7nV/(HZ) <sup>½</sup> | It differs from hand analysis due that gm in the simulation be higher.                    |
| Max Input Common<br>Mode   | 3 V            | 3.0626              | V                     |                                                                                           |
| Min Input Common<br>Mode   |                | 1.1247              | V                     |                                                                                           |
| Max Output<br>Voltage      |                | 3.15                | V                     | It's very close to its value from hand analysis (Vout=VDD-veff) Vout=3.1V                 |
| Min Output<br>Voltage      | 0.2 V          | 0.15                | V                     | Which is approximately equals 0.2 as the target                                           |
| Power Consumption          | 1              | 1.017               | mW                    | Neglecting I bias we achieved the target                                                  |

| <b>General comment:</b> we have achieved the targets for design op_amp the higher gain by two stages and extra thing the higher bandwidth and the high input impedance by mos. diff.pair ,we can add to this design a third stage like source follower to get the low output impedance for op_amp to repair this op_amp to use it in many applications . |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                          |