# Logic Design Lab 9

# **Experiment 1**

## VGA displaying functions.

- 1.1 Inputs of the VGA controller are clk, reset, en and outputs of the VGA controller are hsync, vsync, vga\_red[3:0], vga\_green[3:0], vga\_blue[3:0].
- 1.2 At the beginning or when reset (button) is pressed, the VGA display shows the image (e.g. amumu.jpg). The VGA image stay still until en (button) is pressed.
- 1.3 Pressing odd times en button to start/resume scrolling. Pressing even times en button to pause scrolling. Counter for en press is reset to zero when reset is pressed.

## **Design Specification:**

Input: button, rst(reset button), clk, rst n.

Output: hsync, vsync, vgaBlue, vgaRed, vgaGreen.

#### **Block diagram:**



## **Design Implementation:**

- One pulse, clock divisor:
   We have implemented in the previous labs. Skip.
- VGA controller : Following the reference code on the handout.

#### 3. Memory address generator:

```
module mem_addr_gen(
       input clk,
      input rst,
      input [9:0] h_cnt,
      input [9:0] v_cnt,
      input enable,
      output [16:0] pixel_addr
9
10 reg [7:0] position;
11
   assign pixel_addr = ((h_cnt>>1)+320*(v_cnt>>1)+ position*320 )% 76800;
14 | always @ (posedge clk or posedge rst) begin
   if(rst)
15
      position ← 0;
else if (~enable)
16
17
18
       position ← position;
      else if(position > 0)
19
        position ← position - 1;
20
21 |
      else
22
        position <= 240;
24
25 endmodule
```

## 4. Memory:

We use the IP of the memory from the Vivado.

#### 5. FSM:



#### Discussion:

#### 1. Blk mem gen:

First, we follow the process on the handout to construct memory IP on the Vivado. And, we move on to use the code (PicTrans) provided by Tas to help us to translate the document form from jpg to coe. Finally, we can store the information of the picture in the memory.

## 2. Memory address generator:

We set the position following the clock(22Hz) and use this parameter to generate the real pixel address on the screen.

## **Conclusion:**

Although this experiment only requires us to get familiar to what VGA functions and add the FSM as well as pulse function to this problem, it still took me a lot of time to have better insight of the knowledge behind the VGA display.

Besides, the latter experiment is a little bit complicated, we cannot solve lab9\_2 without completing this experiment first.

# **Experiment 2**

## Calculator display.

Combine the key board controller and VGA displaying controller to design a calculator with 2-digit addition/subtraction/multiplication. The display function should be the same as usual calculator or APP in the smartphone.

## **Design Specification:**

Input: ps2\_clk, ps2\_data, clk, rst.

Output: [7:0] seg, [3:0] ssd, [1:0] state.

## Block diagram:



## **Design Implementation:**

#### 1. FSM:



## 2. Register (partial):

#### 3. Addition, subtraction, multiplication:

Similar to the function we implemented in lab8 3.

## 4. Selector (partial):

```
if(v_cnt<128 | v_cnt>255)
    {vgaRed, vgaGreen, vgaBlue} = 12'h0;
else if(h_cnt⊲64)
    case(digit3)
         4'd0: {vgaRed, vgaGreen, vgaBlue} = (valid==1'b1) ? pixel0:12'h0;
         4'd1: {vgaRed, vgaGreen, vgaBlue} = (valid==1'b1) ? pixel1:12'h0;
         4'd2: {vgaRed, vgaGreen, vgaBlue} = (valid==1'b1) ? pixel2:12'h0;
         4'd3: {vgaRed, vgaGreen, vgaBlue} = (valid==1'b1) ? pixel3:12'h0;
         4'd4: {vgaRed, vgaGreen, vgaBlue} = (valid==1'b1) ? pixel4:12'h0;
         4'd5: {vgaRed, vgaGreen, vgaBlue} = (valid==1'b1) ? pixe15:12'h0;
         4'd6: {vgaRed, vgaGreen, vgaBlue} = (valid==1'b1) ? pixel6:12'h0;
         4'd7: {vgaRed, vgaGreen, vgaBlue} = (valid==1'b1) ? pixel7:12'h0;
         4'd8: {vgaRed, vgaGreen, vgaBlue} = (valid==1'b1) ? pixel8:12'h0;
         4'd9: {vgaRed, vgaGreen, vgaBlue} = (valid==1'b1) ? pixel9:12'h0;
         default: {vgaRed, vgaGreen, vgaBlue} = 12'h0;
    endcase
```

## 5. Memory address generator (partial):

```
1 module mem_addr_gen(
    input [9:0] h_cnt,
3 | input [9:0] v_cnt,
    output reg [11:0] pixel_addr
5 ;
б
7
      always@*
8
       if(v_cnt < 128 | v_cnt >191)
9
            pixel_addr = 0;
10
          else if(h_cnt < 64)
11
              pixel_addr = (v_cnt-128)*64+h_cnt;
12 |
         else if(h_cnt < 128)
13
              pixel_addr = (v_cnt-128)*64+h_cnt-64;
        else if(h_cnt < 192)
14
              pixel_addr = (v_cnt-128)*64+h_cnt-128;
15
        else if(h_cnt < 256)
16
              pixel_addr = (v_cnt-128)*64+h_cnt-192;
17
        else if(h_cnt < 320)
18
19
              pixel_addr = (v_cnt-128)*64+h_cnt-256;
        else if(h_cnt < 384)
20
             pixel_addr = (v_cnt-128)*64+h_cnt-320;
21
        else if(h_cnt < 448)
22
            pixel_addr = (v_cnt-128)*64+h_cnt-384;
        else if(h_cnt < 512)
24
25
            pixel_addr = (v_cnt-128)*64+h_cnt-448;
       else if(h_cnt < 576)
pixel_addr = (v_c
27
            pixel_addr = (v_cnt-128)*64+h_cnt-512;
```

#### Discussion:

1. Enable control: a simple combination circuit to control FSM.

#### 2. Register:

We follow the present state to decide what digit should be written on or be hold.

#### 3. Selector:

This is the most complicated parts of the whole experiment. we need to consider the present state, and the position on the screen to assign different values of the pixel including red, blue, and green with memory IPs.

#### 4. Memory address generator:

We divide the screen to 10 parts (8 digits, 1 operator, 1 base) to let the pattern show on the screen following the way we want.

#### **Conclusion:**

This experiment takes a lot of time to finish that, because the VGA control itself is more complicated than we have learned in the previous labs. First, I cannot do a good job at the part of selector (mentioned in discussion) so I decided to browse the old lab reports from our predecessor. Then, it dawned on me that I know how to correct my code. However, before I find the answer, this problem took me about 8 hours.

Besides, since we need to show all information on the screen, we need to be more careful to design the FSM, operation, and clear function to make output directly.

## **Experiment 3**

## TETRIS element generator.

- 3.1 Generate basic elements of TETRIC (as follows) randomly in the VGA monitor, and plot each of them in the center of the first row of the display, which is a  $10 \times 20$  (WxH) square 2D playing space.
- 3.2 Each generated basic elements moves down by the step of a square at the speed of 1Hz. Finally, they disappear below the playing space. When a basic element disappears, a new basic element is generated again and fall down again repeatedly.
- 3.3 (Bonus) The same function of 3.1 and 3.2 are designed except that basic elements are stacked up until they are higher than the height of the playing space

## **Design Specification:**

Input: ps2\_clk, ps2\_data, clk, rst.

Output: [7:0] seg, [3:0] ssd, [3:0] state.

Block diagram:



## **Design Implementation:**

1. Memory address generation (partial):

```
10 | reg [8:0] position_next;
11
12 | always@*
     if(h_cnt<288 | h_cnt>351)
        pixel_addr = 0;
     else if(v_cnt<0+position | v_cnt>64+position)
15
16
       pixel_addr = 0;
17
      else pixel_addr = h_cnt-288 + (v_cnt-position)*64;
18
19 | always@*
20
21
       position_next = 0;
22
      else if(position < 416)
23
       position_next = position + 32;
24
25
       position_next = 0;
26
27
28 | always@(posedge clk or posedge rst)
29
           position ← 8'b0;
30
31
       else position <= position_next;
32
33 | endmodule
```

## 2. Selector (partial):

```
if(h_cnt<192 | h_cnt>447)
    {vgaRed , vgaGreen , vgaBlue} = 12'h0;
else if(random == 3'd0)
    if((v_cnt<position | v_cnt>position+64)&valid)
        {vgaRed , vgaGreen , vgaBlue} = 12'hfff;
    else if((h_cnt<288 | h_cnt>351)&walid)
        {vgaRed , vgaGreen , vgaBlue} = 12'hffff;
        {vgaRed , vgaGreen , vgaBlue} = pixel0;
else if(random == 3'd1)
    if((v_cnt<position | v_cnt>position+64)&valid)
        {vgaRed , vgaGreen , vgaBlue} = 12'hffff;
    else if((h_cnt<288 | h_cnt>351)&valid)
        {vgaRed , vgaGreen , vgaBlue} = 12'hffff;
         {vgaRed , vgaGreen , vgaBlue} = pixel1;
else if(random == 3'd^2)
    if((v\_cnt<\!position \ | \ v\_cnt>\!position+64)\&valid)
        {vgaRed , vgaGreen , vgaBlue} = 12'hfff;
    else if((h_cnt<288 | h_cnt>351)&walid)
        {vgaRed , vgaGreen , vgaBlue} = 12'hffff;
        {vgaRed , vgaGreen , vgaBlue} = pixel2;
```

## 3. Random:



(Copied from the handout)

#### **Discussion**:

#### 1. Memory address generation:

Similar to lab9\_1, we let the pattern move from the top of the screen to the bottom of the screen. Besides, when the pattern moves to the bottom of the screen, we regenerate the cycle again.

#### 2. Selector:

The core idea of the selector is the same as lab9\_2. We need to rewrite the code to fit the condition we want.

#### 3. Random:

We use Linear Feedback Shift Register to generate our random function. However, this random is Pseudo randomness, but we can add more shift register to the LFSR to create more random functions.

#### Conclusion:

This experiment is the last lab of this course. After completing lab9\_2, we get more familiar with what VGA works and it helped us to finish the experiment with more ease. However, I don't do the bonus question because I heard of that this question may take us more time than lab9\_2 and I have some assignments and tests during the week. Thus, I decided to give up finishing the bonus and save time to prepare for other subjects and final project.

## **Reference:**

# 1. The handout and the assignment of logic design

To review some basic concept of the combination circuit and the problem bulls and cows.

# 2. The handout of logic design lab

To program our FPGA board by following the method on the handout of logic design lab.