# Logic Design Lab 2

## **Experiment 1**

Emulate exp1 in lab1 (a binary-to-Gray-code converter) in FPGA board with the following parameters.

| I/O | a   | $\boldsymbol{b}$ | c   | d   | w   | $\boldsymbol{x}$ | $\boldsymbol{y}$ | $\boldsymbol{z}$ |
|-----|-----|------------------|-----|-----|-----|------------------|------------------|------------------|
| LOC | W17 | W16              | V16 | V17 | V19 | U19              | E19              | U16              |

## **Design Specification:**

Input: a,b,c,d.

Output: w,x,y,z.

Block diagram:



## **Design Implementation:**

#### Logic equation:



### Logic diagram:



## Verilog code:

```
23
      module experiment1(
24
          input a,
25
          input b,
26
          input c,
27
          input d,
                               Source code
28
          output w,
29
          output x,
30
          output y,
31
          output z
32
33
          assign w= a | b&d | b&c;
          assign x= (~b)&c&d | b&(~c);
34
35
          assign y= b l c;
36
           assign z = c \& d + (-a) \& (-b) \& d + (-a) \& (-b) \& c + a \& (-c) \& (-d); 
37
      end module \\
```

```
module test();
 wire W,X,Y,Z;
reg A,B,C,D;
\text{experiment1 $\mathbb{W}(.a(\mathbb{A}),.b(\mathbb{B}),.c(\mathbb{C}),.d(\mathbb{D}),.w(\mathbb{Y}),.x(\mathbb{X}),.y(\mathbb{Y}),.z(\mathbb{Z}))$;}
initial
begin
                                    Test bench
A=0:B=0:C=0:D=0:
#10 A=0;B=0;C=0;D=1;
#10 A=0;B=0;C=1;D=0;
#10 A=0;B=0;C=1;D=1;
#10 A=0;B=1;C=0;D=0;
#10 A=0;B=1;C=0;D=1;
#10 A=0;B=1;C=1;D=0;
#10 A=0;B=1;C=1;D=1;
#10 A=1;B=0;C=0;D=0;
#10 A=1;B=0;C=0;D=1;
end
endmodule
```

## Simulation waveform:



#### Example of the results on the FPGA board:



## **Discussion**:

- 1. The logic diagram and the logic equations are the same as those in lab 1.
- 2. We should assign the I/O port as what the description mentions.

## **Conclusion**:

This experiment is quite simple and take us less time because what we should do was almost done at lab1. However, it is still a very important experiment to allow us to get familiar to the process of how to program our Varilog code into the FGPA board.

## **Experiment 2**

Design a 4-bit binary (i[3:0], i[3] as MSB) to 7-segment display decoder (SSD[7:0]), and also use four LEDs (d[3:0]) to monitor the 4-bit binary number.

| I/O | <i>i</i> [3] | <i>i</i> [2] | i[1] | <i>i</i> [0] | d[3] | d[2] | d[1] | d[0] |
|-----|--------------|--------------|------|--------------|------|------|------|------|
| LOC | W17          | W16          | V16  | V17          | V19  | U19  | E19  | U16  |

## **Design Specification:**

Input: i[3:0].

Output: SSD[7:0], d[3:0].

Block diagram:

## **Design Implementation:**

1. Logic equations and logic diagrams





#### 2. Example of the results on the FPGA board:



## **Discussion**:

#### 1. Negative logic of 7-segment displayer:

First, I assign the segments on '1' while the segments off '0', but we should know that it is the negative logic that the displayer is. Thus, we should complement the result finally.

#### 2. Derive the logic equation:

According to the picture below, we can find the relation between the segments and the inputs. For example, when the displayer shows '0', the segment a, b, c, d, e, f is on while the g and dot is off. Then, we use K-map to simplify the logic equation and draw the logic diagrams.

(because we have the logic equations and it is a little bit complicate to draw the logic diagram, I draw the segment 'a' as an example and skip the other ones)



- 3. The dot on the displayer is always 'off' in this case, so we are encourage to assign 1 to the dot.
- 4. Finally, we need to check the patten showing on the segment displayer, LED, and on or off of the switch meet our goal.

#### Conclusion:

At the beginning, I forgot that the 7-segment displayer's operation logic is negative (opposite to what we are used to do) so the patten showing on the displayer was weird. Besides, there are a lot of the logic equations in this lab and the notation of the input(i[3:0]) makes me confused so I had revised the logic equation again and again until I got the correct one, witch took me a lot of time.

However, this experiment still helps me get familiar to assigning the inputs and outputs to the IO ports and the process of HDL programing. Also, we need to see the handbook or the handout of this board to know the corresponding IO ports of 7-segment displayer. I think it is a essential skill which may be helpful when we do the final project or other things.

## **Experiment 3**

(Bonus) In the Bulls and Cows game, each of the two players writes a two-digit secret number in BCD. The digits must be all different. Then, in turns, the players try to guess their opponent's number and give the number of matches. If the matching digits are in their right positions, they are bulls, and if in different positions, they are cows. In this problem, we want to build the matching process to show the number of bulls and cows.

## **Design Specification:**

Input: a [3:0], b [3:0].

Output: o [3:0]. Block diagram:



## **Design Implementation:**

#### Thought of the implementation:

We can use the high-level language in Verilog to help us do this experiment efficiently. That is to say, we don't use the logic equations and logic diagram including any block diagram to solve the problem.

PS: the details of how we solve the problem will be discussed in the discussion.

#### Example of the results on the FPGA board::



#### **Discussion:**

- 1. First of all, with logical analysis, we can conclude that there are only five outcomes that we may get. Those are (2b), (1b,1o), (2c), (1c,1o) and (2o), in which 'b' stands for bulls, 'c' stands for cows and 'o' stands for the other ones.
- 2. Next, we can use if / else conditions to solve the problem with the same order as the above and we should be careful when we assign our IO ports to meet what TAs requirement. To express my idea clearly, here is the Verilog code that I write.

```
23 | module bull_cow(
                                                                                                                   else if (secret1==guess1 || secret0==guess0)begin
                                                                                                                  bull <= 2'b01;
24
         input [3:0] secret1,
                                                                                                                   cow<=2'b00;
          input [3:0] secret0,
                                                                                                                  other<=2'b1;
         input [3:0] guess1,
         input [3:0] guess0,
                                                                                                                   else if(secretl==guess0 && secret0==guess1)begin//determine#ofcows
         output reg [1:0] bull,
                                                                                                                  hmll<=2'h00:
29
         output reg [1:0] cow,
         output reg [1:0] other
                                                                                                                  other<=2'b00;
31
32
33
                                                                                                                  else if(secret1==guess0 || secret0==guess1)begin
          begin
            if(secret1 > 4'd9 || guess1 > 4'd9 || secret0> 4'd9 || guess0> 4'd9)begin //no defination 61
                                                                                                                  cow<=2'b01;
                                                                                                                  bull <= 2'b00;
                                                                                                                  cow<=2'b00;
                                                                                                                  other<=2'b11;
41
            else if(secret1==guess1 && secret0==guess0)begin //determine#ofbulls
            bull<=2'b<mark>11</mark>;
43
            cow<=2'b00;
           other <= 2'b00;
45
```

3. Finally, we need to check the result meeting our goal.

#### Conclusion:

In this experiment, though the problem isn't difficult, we still need to think logically to obtain the concise Verilog code and the correct results. In spite of the fact that we can use high-level language to get the correct answer, I still want to construct/recall the thought of solving this problem with typical methods. Therefore, I read the homework of the logic design course a year ago to refresh the memory of combination circuit.

#### Reference:

1. The handout and the assignment of logic design

To review some basic concept of the combination circuit and the problem bulls and cows.

2. The handout of logic design lab

To program our FPGA board by following the method on the handout of logic design lab.