# Logic Design Lab 1

# **Experiment 1**

Design and verify a 4-bit binary-to-Gray-code converter for a Gray code sequence with 10 code words (input: abcd, output: wxyz, a and w are the MSB).

## **Design Specification:**

Input: a,b,c,d.

Output: w,x,y,z.

Block diagram:



## **Design Implementation:**

## Logic equation:



### Logic diagram:



## Verilog code:

```
23
      module experiment1(
24
           input a,
25
          input b,
26
          input c,
27
          input d,
                                Source code
28
          output w,
29
          output x,
30
          output y,
31
          output z
32
          assign w= a | b&d | b&c;
33
34
          assign x= (~b)&c&d | b&(~c);
35
          assign y= b | c;
36
           assign z = c \& d + (-a) \& (-b) \& d + (-a) \& (-b) \& c + a \& (-c) \& (-d); 
      endmodule
```

```
module test();
wire W.X.Y.Z:
reg A,B,C,D;
\text{experiment1 $\mathbb{W}(.a(\mathbb{A}),.b(\mathbb{B}),.c(\mathbb{C}),.d(\mathbb{D}),.w(\mathbb{W}),.x(\mathbb{X}),.y(\mathbb{Y}),.z(\mathbb{Z}))$;}
initial
begin
                                     Test bench
A=0:B=0:C=0:D=0:
#10 A=0;B=0;C=0;D=1;
#10 A=0;B=0;C=1;D=0;
#10 A=0;B=0;C=1;D=1;
#10 A=0:B=1:C=0:D=0:
#10 A=0;B=1;C=0;D=1;
#10 A=0;B=1;C=1;D=1;
#10 A=1:B=0:C=0:D=0:
#10 A=1;B=0;C=0;D=1;
endmodule
```

## Simulation waveform:



#### Discussion:

1. First of all, we need to clarify the meaning of this sentence:" a Gray code sequence with 10 code words", which means that there are 10 codes of the sequence of this gray code. According to the website attached by TA on the platform eeclass, we can find out the gray code only with 10 codes (the first code and the last code still fit the property of the gray code).

- 2. However, there are  $2^4$  = 16 codes in the typical 4-bit binary code, so we are encouraged to assign the remained 6 conditions as the don't care conditions to simplify the logic circuit to the simplest.
- 3. Next, from the truth table of this case, we use K-Map to gain the logic equations and the logic diagram. Then, we move on to write the Verilog code on Vivado and run the simulation to ensure that the logic circuit can function well.

## Conclusion:

Because I'm the sophomore, the logic design course was token in my freshman semester. Definitely, I forgot some basic skills to construct the logic diagram and the standard operation process to deal with the problem. After finishing this experiment, I reconstruct the memory of how to use the K-Map method to simplify the logic equation and the fundamental skills to solve the problem.

Besides, when I took the logic design course, the lecturer didn't demonstrate how to write Verilog and introduce the coding style of Verilog so that the first experiment helps us to get familiar with Verilog and the software Vavido effectively.

# **Experiment 2**

Design a signed 4-bit binary adder/subtractor with input a (a3a2a1a0), b (b3b2b1b0), m as the operator control (0 for addition and 1 for subtraction); output s (s3s2s1s0), v as overflow indicator.

## **Design Specification:**

Input: a[3:0], b[3:0],m.

Output: s[3:0],v. Block diagram:



# **Design Implementation:**

1. Logic equation and diagram for Full Adder:

2. <u>Logic equation for overflow indicator</u>:

3 assign 
$$V=0$$
) no overflow;  $V=1$ ; overflow

 $A : b_3 = b_$ 

## 3. Logic equation and diagram for the whole circuit



## 4. Verilog code:





#### 5. Simulation waveform:



## **Discussion**:

- 1. Full adder implementation:
  - (1) "s" serves as the units digit. Therefore, when there is odd "1" in the 3 of the input (x, y, z), the output "s" is 1.

Thus, 
$$s = (x) XOR (y) XOR (z) = s ^ y ^ z$$
.

(2) "c" serves as the carry out, Therefore, when there are two or above "1" in the 3 of the input (x, y, z), the output "c" is 1.

Thus, 
$$c = x \cdot y + x \cdot z + y \cdot z$$
.

- 2. Overflow indicator implementation:
  - (1) From the class of Logic design, we have learned that whether the condition is overflow or not depends on the highest two bits  $(a_3 b_3)$  as well as their sum $(s_3)$ . If the condition is  $a_3 = b_3 \neq s_3$ , which means that a positive number plus a positive one but get the negative one and vice versa, so the result is overflow
  - (2) However, through observing the truth table, we can get the overflow indicator "1" easily with different  $c_3$  and  $c_4$ . Thus, the logic equation of the indicator is  $v = (c_3) XOR(c_4) = c_3 \land c_4$ .
- 3. Finally, from the discussion above, we use block diagram to specify the logic diagram. Then, we move on to write the Verilog code on Vivado and run the simulation to ensure that the logic circuit can function well.

#### Conclusion:

In my opinion, a signed 4-bit binary adder/subtractor is a typical example to build a concept of how to deal with the combination circuit logically. In this experiment, I have learned how to use manager to switch the model of adding or subtracting and find out the input-output relation by observing the truth table in order to meet our goal.

As for the signed numbers, it is a little bit confusing for me because as I have mentioned, I forgot a lot of the basic concept of the logic design. So, through this example, I read the handout of the logic design again to help me clarify the idea of various ways to indicate the signed numbers.

# **Experiment 3**

(Bonus) For two 3-bit signed numbers a (a2a1a0) and b (b2b1b0), build a logic circuit to output o(o2o1o0) as the larger number and use a given testbench for verification.

## **Design Specification:**

<u>Input:</u> a [3:0], b [3:0].

Output: o [3:0].

Block diagram:



## **Design Implementation:**

## Logic equation:

3. 今後 
$$(A > b) = M = 1$$
 manager  $\frac{1}{43}$   $\frac{1}{2010}$   $\frac{3}{42}$   $\frac{1}{2010}$   $\frac{3}{200}$   $\frac{1}{200}$   $\frac{1}{2$ 

### Logic diagram:



## Verilog code:



### Simulation waveform:



## Discussion:

1. First of all, it dawns on me that we can use the mux-like method to select the larger number, so I review the Quadruple Two-to-One-Line Multiplexer and assign the "m" as a manager/ select bit to decide to let either a or b go through the mux. And, if a is greater than b and then "m" shows 1 and let a pass the mux. Otherwise, if a isn't greater than b and then "m" shows 0 and let b pass the mux.

- 2. However, a typical comparator couldn't deal with the signed number but the pure magnitude number. Thus, I used the "half" comparator to get m. The difference between "half" comparator and the typical comparator only depends on the MSB through observation of the signed number. Thus, we only need to reverse the equation of the MSB part in the typical comparator and then we can get a correct logic diagram as well as logic equation of "m".
- 3. Finally, I refer to the model of Quadruple Two-to-One-Line Multiplexer to construct the logic diagram to select larger number and write Verilog code to check the idea is correct.

### Conclusion:

In this experiment, although the problem isn't difficult, we still need to think logically to obtain the perfect logic circuit to meet the requirement. Furthermore, this example still helps us to realize the observation of the truth table and so forth can benefit a lot.

Like the above experiment, this example still let me get familiar with the combination circuit and Verilog writing.

### Reference:

1. <u>https://www.edn.com/how-to-generate-gray-codes-for-non-power-of-</u> 2-sequences/

To get the Gary code with exactly ten codes and learn how to generate Gray Codes for non-power-of-2 sequences.

# 2. Textbook and handout of logic design

To review some basic concept of the combination circuit and the mechanism of the 2'complement signed number.