# Logic Design Lab 8

# **Experiment 1**

Implement keyboard using the left-hand-side keyboard (inside the black blocks).

# **Design Specification:**

<u>Input:</u> clk, rst\_n.

Output: arduino mclk, arduino lrlk, arduino sck, arduino sdin.

## Block diagram:



# **Design Implementation:**

# 1. Keyboard decoder:



(Copied form the handout)

## 2. Display control:



#### **Discussion**:

## 1. Keyboard decoder:

The keyboard decoder blocks (IP) is offered by lecturer. We only need to know what parameters in the blocks stands for.

#### 2. Display control:

- (1) From the block diagram, we can use key valid and last change to determine which button be pressed, and then we can show the pattern corresponding to the button we press.
- (2) Besides, when we press "enter", which means that the last change is enter and we can clear our SSD by set our ssd to 4'd1111(all closed).

## Conclusion:

This experiment is the fundamental model of this lab. However, although it seems to be simple, it also took me some time to get used to what keyboard transmits data.

# **Experiment 2**

Implement a single digit decimal adder using the keyboard as the input and display the results on the 7-segment display (The first two digits are the addend/augend, and the last two digits are the sum).

# **Design Specification:**

Input: ps2\_clk, ps2\_data, clk, rst.

Output: [7:0] seg, [3:0] ssd, [1:0] state.

#### **Block diagram:**



# **Design Implementation:**

#### 1. Enable control:

assign num\_en= key\_valid & ((last\_change==9'h70)|(last\_change==9'h69)|(last\_change==9'h72)|(last\_change==9'h7A)|(last\_change==9'h6B) | (last\_change==9'h73)|(last\_change==9'h36)|(last\_change==9'h6c)|(last\_change==9'h75)|(last\_change==9'h7D));

ssign enter\_en= key\_valid & (last\_change==9'h5A);

#### 2. FSM:



#### 3. Display control:



#### Discussion:

- 1. Enable control: a simple combination circuit to control FSM.
- 2. Display control:
  - (1) Register: simple combination circuit to hold value when load enable if off and read the value from the MUX when the load enable is on

```
23  module register(reg_out,reg_in,load_en,rst);
24  output reg [5:0]reg_out;
25  input [5:0]reg_in;
26  input load_en,rst;
27
28  always@*begin
29  if(~rst)
30  reg_out = 5'd0;
31  else if(load_en)
32  reg_out = reg_in;
33  else
34  reg_out = reg_out;
35  end
36  endmodule
```

- (2) Load enable: determining whether the load enable is on or not according to the present state.
- (3) SSD control: Like load enable and the ssd control in previous lab, the only difference between the previous ones is that the ssd\_ctl will close some pattern on ssd depending on the state.

# **Conclusion:**

In this experiment, we start to use FSM to help us to solve the problem. Except for the traditional FSM we have practiced from time to time, we also need to deal with the issue that the carry in the decimal adder and the control over different positions on SSD which is similar to the electronic clock in lab6. Besides, the next lab is based on this lab. Thus, if we can get more familiar with this experiment, it may help us to do the experiment3 with more ease.

# **Experiment 3**

Implement a two-digit decimal adder/subtractor/multiplier using the right-handside keyboard (inside the red block). You don't need to show all inputs and outputs at the same time in the 7-segment display. You just need to show inputs when they are pressed and show the results after "Enter" is pressed.

# **Design Specification:**

Input: ps2\_clk, ps2\_data, clk, rst.

Output: [7:0] seg, [3:0] ssd, [3:0] state.

Block diagram:



# **Design Implementation:**

- Enable control:
   Similar to lab8\_2. Skip.
- 2. FSM:



#### 3. Display control:



## **Discussion**:

- 1. Display control:
  - (1) <u>Operation</u>: Because this experience requires us to do different operations, thus we need a combination circuit to decide which operation we use and the result of the calculation.

```
101
     always@*begin
102
      if(operator==`SS_a) begin
103
104
             result_0 = (((10*num1)+num0)+((10*num3)+num2))-(100*result_2)-(10*result_1);
             result_1 = (((10*num1)+num0)+((10*num3)+num2)-(100*result_2))/10;
105
             result_2 = (((10*num1)+num0)+((10*num3)+num2))/100;
106
             result_3= 4'd0;
107
108
109
       end
       else if(operator==`SS_s) begin
110
          if(((10*num1)+num0)<((10*num3)+num2))begin
111
             result_0 = ((10*num3)+num2)-((10*num1)+num0)-(10*result_1);
112
             result_1 = (((10*num3)+num2)-((10*num1)+num0))/10;
             result_2= 4'd0;
114
             result_3= 4'd11;
115
          end
116
```

(2) <u>Output control</u>: After we calculate the result, we use this block to decide outputs.

```
else if(state == `S1)begin
167
          in0=0;
169
          in1=0;
          in2=0;
170
          in3=0;
171
172
      end
      else if(state == `S2)begin
173
          in0=seg0;
174
          inl=segl;
175
          in2=0;
176
          in3=0;
177
      end
178
      else if(state == `S3)begin
179
          in0=seg0;
180
          inl=segl;
          in2=0;
182
          in3=0;
183
```

## (3) <u>SSD control</u>: Similar to lab8\_2.

```
69 | else if (state=\S2) begin
70 :
       case(ssd_ctl_en)
71
        2'b00: display_c = 4'b1111;
       2'b01: display_c = 4'b1101;
72
73
       2'b10: display_c = 4'b1111;
74
        2'b11: display_c = 4'b1111;
75
        default : display_c = 4'b1111;
        endcase
76
77 end
78
79 | else if (state=\S3) begin
80
      case(ssd_ctl_en)
81
        2'b00: display_c = 4'b1110;
       2'b01: display_c = 4'b1101;
82
        2'b10: display_c = 4'b1111;
83
        2'b11: display_c = 4'b1111;
84
       default : display_c = 4'b1111;
85
        endcase
86 :
87 : end
```

#### Conclusion:

This experiment is similar to lab8\_2. However, the reason why I use so many states is that when we press the button, it usually will jump two states. Thus, the approach I use to solve the problem is to add buffer states to solve the problem. Nonetheless, there may exist some method to solve the problem.

# **Experiment 4**

Implement the "Caps" control in the keyboard. When you press A-Z and a-z in the keyboard, the ASCII code of the pressed key (letter) is shown on 7-bit LEDs.

# **Design Specification:**

Input: ps2\_clk, ps2\_data, clk, rst.

Output: [7:0] seg, [3:0] ssd, [1:0] state.

Block diagram:



#### Discussion:

# Cap decision:

- (1) When key down [89] or key down [18] are on, we press the button of shift. Thus, when we press the shift, the output turns to be capital.
- (2) And when we press the caps lock on the keyboard, we use FSM to decide the cap state.

#### **Conclusion**:

This experiment is based on the lab8\_1, and we only change some input/ output condition and the SSD decoder so that we can get the circuit we want.

#### Reference:

1. The handout and the assignment of logic design

To review some basic concept of the combination circuit and the problem bulls and cows.

2. The handout of logic design lab

To program our FPGA board by following the method on the handout of logic design lab.