

How Computers Work Lecture 3 Page 1







#### Review: **B** ALU Operations SIMILARLY FOR: What the machine sees (32-bit instruction word): • SUB, SUBC • (optional) φ₽CODE MUL, MULC DIV, DIVC What we prefer to see: symbolic ASSEMBLY LANGUAGE BITWISE LOGIC: ADD(ra, rb, rc) rc ← <ra> + <rb> • AND, ANDC "Add the contents of ra to the contents of • OR. ORC rb; store the result in rc' • XOR, XORC **Alternative instruction format:** SHIFTS: • SHL, SHR, SAR (shift left, right; shift arith right) COMPARES • CMPEQ, CMPLT, ADDC(ra, const, rc) $rc \leftarrow \langle ra \rangle + sext(const)$ "Add the contents of ra to const; store the result in rc" How Computers Work Lecture 3 Page 5











### Selector (a.k.a. Multiplexor / MUX)

- Output Q is selected to be 1 of N inputs
- N is a power of 2
- K select inputs, K = log2(n)
- May be ganged to select one W-bit word out of N multi-bit words













# Review: β Loads & Stores

```
LD(ra, C, rc) 	 rc \leftarrow < Mem[<ra> + sext(C)] >
```

```
old ST(rc, C, ra) Mem[<ra> + sext(C)] \leftarrow <rc>
New ST(ra, C, rc) Mem[<rc> + sext(C)] \leftarrow <ra>
```

How Computers Work Lecture 3 Page 17

# Straightening Out Store

- Old Format: ST(Rc, C, Ra)
  - Mem[<Ra> + C] <- <Rc>
  - ST(R1, 2, R3) means Mem[<R3> + 2] <- <R1>
- New Format: ST(Ra, C, Rc)
  - Mem[<Rc> + C] <- <Ra>
  - ST(R1, 2, R3) means Mem[<R3> + 2] <- <R1>
- Both versions of Store work "from left to right" in assembly language.
- Difference is only in the binary encoding of the instruction, and the hardware implementation's decoding of the binary encoding.

How Computers Work Lecture 3 Page 18





# LDR Load Relative

- Used for loading large (32 bit) constants with data from the instruction stream.
- Depends on the fact data and instruction memory are ports of one main memory.
- Use: LDR (label, Rc)
- RTL Description: Rc <- <Mem[<NextPC> + Offset]>
- Note that Ra is ignored, Offset is calculated from label

...

LDR (label, R1)

BR (label + 1)

label: 123456789

. . .

How Computers Work Lecture 3 Page 21





