# **VDF ASSIGNMENT 3**

Samaksh Gupta

2019200

1. Log files require root privileges, which we don't have.



The code files were given the name top.v and they contained the code given in Q-2. The 2 top files were present in different directories (part\_a and part\_b inside Q1 directory).

The test file has been generated using iverilog -Wall command as you can see.

The timestamp of the test file is mentioned and you can see the current time in the bottom right of my desktop window. The files in the folder can be seen before and after running the iverilog – Wall -o command.

The test file was indeed generated from the command.

# **2.** a

## **Explanation of the output**



```
samaksh19200@edaserver3:~/Ass3/Q1/part_a$ vvp test
At time 0 a=0 b=0
At time 10 a=1 b=0
At time 20 a=1 b=1
At time 25 a=0 b=0
```

- 1. Module is created and named top.
- 2. 2 register type variables are defined 'a' and 'b'.
- 3. Monitor statement would act as a print command.
  - a. It is triggered whenever its placeholders change their value.
  - b. % behaves as a placeholder inside the monitor statement.
  - c. \$time refers to how much time in delay we have given so far.
  - d. We want to print at what time, what value 'a' and 'b' have.
  - e.  $\{\%d, \%b, \%b\} \rightarrow \{\$time, a, b\}$  This is the mapping of placeholders.
  - f. 1<sup>st</sup> placeholder will get \$time, 2<sup>nd</sup> placeholder gets value(a) and 3<sup>rd</sup> gets value(b).
  - g. We see the output in this format only.
- 4. Now we have initialized 'a' and 'b' to 0, without giving any delay. Thus, the monitor statement will print its first statement as we can see in the output. Time is 0, 'a' and 'b' both equal 0.
- 5. Now we give a delay to 10 units and set 'a' to 1 using a blocking statement ('=').
  - a. Here we see the next printed line. The delay of 10 has caused Time to take the value of 10, 'a' has been set to 1, 'b' is still 0. This is exactly what is printed.

- 6. Now we again give a delay of ten units and change 'b' to 1 using a blocking statement ('=').
  - a. Here Time will increment by 10 again (20 now) and 'a' already has the value
     1. But now 'b' is also 1. This information is printed in the 3<sup>rd</sup> line of the output.
- 7. Now we are using non-blocking statements (<=).

'a' and 'b' are both being assigned to 0 after a delay of 5 units each, so the time should increment by 5 units twice and we should see statements containing this info Time 25, a=0, b=1

Time 30, a=0, b=0

However, that is not the case. In the case of non-blocking statements, we don't wait in one line for the delay. Non-blocking makes both the lines execute together with a single delay of 5 units. Hence, a and b both become 0 together after a delay of 5 units only and we only print one line (last line) containing the information Time=25, a=0, b=0

- 8. We end the initial begin block using the 'end' keyword.
- 9. We end the module using the 'endmodule' keyword.

### 2. b

## **Explanation of the output**

```
samaksh19200@edaserver3:~/Ass3/Q1/part b$
                             0 \text{ clk=0 en=0} \text{ a=0}
At time
At time
                             2 clk=1 en=0 a=0 b=0
At
   time
                               clk=1 en=1 a=1
At time
                               clk=0 en=1 a=1
At time
                             5 clk=0 en=1 a=1 b=0
At
  time
                               clk=1 en=1 a=1
                                               b=1
                                      en=1 a=1
top.v:13: $finish called at 8 (1s)
                             8 clk=0 en=0 a=0 b=1
```

Module has been named top, and we have declared 4 register type variables: clk, en, a, b Initial begin block is created and we initialize the value of the 4 registers to 0, one by one.

Again there is a monitor statement with 5 placeholders this time. (Monitor statement working and placeholders are explained in part a, I won't do it again here). Whenever the value of any of the variables that are associated with the placeholder changes, the monitor statement is triggered. The first statement to print is when everything is 0.

Next, we give a delay of 3 units and change en to 1, keeping everything else 0. However, there is also an always block that flips clk signal  $(0 \rightarrow 1 \text{ or } 1 \rightarrow)$  after every 2 units of delay. So, that would trigger during the delay of 3 units is going on. This would cause the second line to be printed at time=2 units and clk=1, keeping everything else at 0.

After 1 unit of time more, the delay of 3 units will be reached and 'en' would take the value 1. Because of 'en' changing from 0 to 1, the always block will be triggered which would make (a=clk) 'a' take the value 1 as well. So, both 'en' and 'a' will go to 1 together in the same time unit of 3. Hence, the third line is printed with Time=3, clk=en=a=1, b=0. From here the countdown for #5 has begun and after 5 units of delay 'en' will change to 0. That is at Time 8, en will go to 0.

After 1 more time unit, we would have completed 2 time units since the last time clk was flipped, as a result, clk will flip again at Time=4 units and become 0. Not only the clk, but 'b' would become 1 as well. Since 'en' was 1 at the 3<sup>rd</sup> Time unit, the last always block's

condition is met and we wait for 1 time unit since 3 units and then flip 'b'. Thus at 4<sup>th</sup> Time unit 'b' went to 1 as well. Time=4, clk=0, en=1, a=1, b=1.

Since 'en' is 1 we waited one more time unit and reversed 'b' to 0. Hence we get the next line printed. Time=5, clk=0, en=1, a=1, b=0

It has been 2 time units since the last time clk was flipped. Thus clk flips again at T=6 and clk is now 1. Since en is still 1, and 1-time unit has passed, 'b' will flip again to 1. Thus we get the next statement Time=6, clk=1, en=1, a=1, b=1.

Since en is 1 we waited 1 more time unit and reversed 'b' to 0. Hence we get the next line printed. Time=7, clk=1, elk=1, e

At Time 7 'en' was still 1, hence we wait for 1-time unit more and make b=1 at Time 8. We reach Time=8 units and since all delays are over we print the finish statement but at the same time the #5 has completed and 'en' should go to zero now. Also, since it has been 2 units of time since clk last flipped, clk will flip again and go to zero. Thus the transitions happening here are  $\rightarrow$  en  $(1\rightarrow0)$ ,  $b(0\rightarrow1)$ ,  $clk(1\rightarrow0)$ ,  $a(1\rightarrow0)$ . The final line is now printed at Time=8, clk=0, en=0, a=1, b=0. Since, en is now zero; wait(en) will be false and since there are no more lines to be executed, en can never flip. Moreover, we have reached \$finish, and code has completed now.

## 3)

I have assumed LR to be one signal as input and Speed to be one output.

LR is of 2 bits → LR=10 means that L is input, LR=01 means R is input.

If 11 or 00 is received, then we remain in the same state.

Speed is 4 bits → Speed = 1000 means Speed\_0 is output, Speed= 0100 means Speed\_1 is output, Speed= 0010 means Speed\_2 is output, Speed= 0001 means speed\_3 is output.

Also, I am assuming that we begin from S\_0 state and I have given an external reset signal for this. Reset is high in the beginning so that we can initialize from S\_0.

Clk has been also given as input, whenever the posedge of the clock is detected, we transition to the next\_state. The output will only change when the clock arrives depending on what the new current state is. The new current state will be the whatever value next\_state variable held just before the positive edge of the clock came. Inputs can come whenever they want, but the transitions can only occur on the positive edge of the clock.

Let's say when clk was 0, we were in State S\_0 and we gave 01 as input. This would make next\_state variable to go to S\_1. However, the output will not change yet as our current state is still S\_0. Let's say in the same example the input changes to 10 before the clk edge has arrived. This will cause our next\_state to go to S\_3 and it will no longer be S\_1. When the clk finally comes, the output would Speed\_3 and current\_state would take S\_3. So, the latest input will be the one whose effect will be considered when the clk comes. This way we can overwrite between the clk signals too.

#### Code



I know in the case statement we can add a default, but that is handled by reset only... We will never reach any other state. The functionality will not be affected.

# **Test bench**



LR=2  $\rightarrow$  10  $\rightarrow$  Left is the input ||| LR=1  $\rightarrow$  01  $\rightarrow$  Right is the input

Clk has a period of 10ps (It flips after every 5ps). New input is given after a delay of 10ps.

# Waveform



The last values (where the red line is) are cut, you can read their values on the left.

#### **Explanation of the waveform**

We begin in state S\_0 when no input is given and reset is high. The reset is then set to low and we begin checking the functionality of our FSM.

We can see that the first valid input 01 (Right) is given before the clock edge arrives. Hence, the next\_state is calculated as S\_1, however, the current state remains S\_0 and thus the output will not change yet. As soon as the clock comes, the current state will take the value of next\_state and output will change depending on what the current state is now. Since on the first clock edge current state would change from S\_0 to S\_1, the output correctly changes from Speed\_0 (1000) to Speed\_1 (0100).

The input is still 01(R), the next\_state now becomes S\_2. As soon as the next positive edge of the clock comes. The current state which was S\_1, takes the value S\_2 and output changes from 0100 to 0010 (Speed\_2).

The input is still 01(R), the next\_state now becomes S\_3. As soon as the next positive edge of the clock comes. The current state which was S\_2, takes the value S\_3 and output changes from 0010 to 0001 (Speed\_3).

Similarly, we can see for the input 10(L), the FSM is working correctly.

The key idea is that the output will only change when the positive edge of the clock comes. Reset is asynchronous.

# **COVERAGE**



#### **LINE COVERAGE**



Line coverage refers to how many lines in my code were executed. The lines that are not executed are part of the 'else' block. This 'else' condition will never be met as the input can never be '11'. So, the line coverage is 98%. It is a good practice to always include 'else', hence I did it.

#### **TOGGLE COVERAGE**



Toggle coverage measures how much my data has toggled. Since reset was only given 1 toggling from 1 to 0, it has been mentioned explicitly that it isn't being toggled 100%.

#### **COMBINATIONAL LOGIC COVERAGE**



It measures the unique values our expressions evaluated. I expect this to be below, as we have used 4 bits to show our output which can only take 4 unique values. So, it is obvious that output will not evaluate to the remaining 12 values. Similarly, the input is given by 2 bits, however, the input can take only 2 values. This means again 2 values will never occur in the input stage and as a result, the 'else' condition in the transition logic will never be achieved.

So, the Comb Logic Coverage being around 76% makes sense to me.

#### **FINITE STATE MACHINE COVERAGE**



This describes the robustness of my test bench. It answers if I have reached all possible states and taken all the paths possible. Since my state and next\_state variables are of 2 bits only and we have just 4 unique states, this coverage being 100% makes sense.

## **SUGGESTIONS**





I designed FSM in another way. Here I have kept individual signals for input and output. Just putting in the report because I did it, so I might as well.





## **COVERAGE**



