

# ECE 554: Minilab 1

Simulation & debugging



#### Minilab 0 - Minilab 1





# **Design validation**

- Test and debug at several steps in the process
  - At architecture level functional simulation of HDL.
  - > At RTL level functional simulation of RTL HDL.
  - > At logic design or synthesis functional simulation of gate-level circuit.
  - At implementation timing simulation of schematic, netlist or HDL with implementation-based timing information (functional simulation can also be useful here).

Minilab 1 Part 2 At programmed FPGA level - in-circuit test of function and timing.

Minilab 1
Part 1



## Example design: matrix-vector multiplication





## **Instantiating Regular Structures**





## Part 1

| Part 1 consists of 2 subparts. |  |             | nsists of 2 subparts.                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------------------------|--|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                |  | <u>Part</u> | 1a: Complete the design and simulate it with a testbench.                                                                                                                                                                                                                                                                                                                                                            |
|                                |  |             | A memory module with a <b>.mif</b> file is provided along with the required IP files. The memory module has a partial implementation of INTEL Avalon MM slave interface. Apart from the matrix-vector multiplication module, design a module that fetches data from the provided memory module to fill the FIFOs. Look at Tables 1 & 2 and Figure 7 <a href="here">here</a> for more details on Avalon MM Interface. |
|                                |  |             | The testbench should print all interface signals, states, and output signals.                                                                                                                                                                                                                                                                                                                                        |
|                                |  |             | Use this command to simulate in QuestaSim.                                                                                                                                                                                                                                                                                                                                                                           |
|                                |  |             | m work. <your_testbench_name>_tb -L<br/>intelFPGA_lite/21.1/questa_fse/intel/verilog/altera_mf -voptargs="+acc"</your_testbench_name>                                                                                                                                                                                                                                                                                |
|                                |  | <u>Part</u> | 1b: Fix design to meet timing constraints.                                                                                                                                                                                                                                                                                                                                                                           |
|                                |  |             | Change the clock in the Synopsys Design Constraint (.sdc) file to 200 MHz by changing the clock period (in nanoseconds).                                                                                                                                                                                                                                                                                             |
|                                |  |             | Synthesize the design again and see if it meets timing by looking at the reports from the <b>Timing Analyzer</b> . Here is a <u>helpful video</u> that shows how to do it.                                                                                                                                                                                                                                           |
|                                |  |             | Fix the design to meet the timing requirements of the 200 MHz clock.                                                                                                                                                                                                                                                                                                                                                 |
|                                |  |             |                                                                                                                                                                                                                                                                                                                                                                                                                      |



#### Part 2

- ☐ Part 2 also consists of 2 subparts.
  - ☐ Part 2a:
    - Use LEDs to display and track the states of your top-level statemachine.
    - Use 7-segment display the outputs of the MACs. (Please)

Note 1: Use switches to control the displays. The board has 10 switches; so, there are 2^10 different ways of control.

Note 2: Minilab 0 codes may be handy.

Part 2b: Use SignalTap to ensure that you have implemented the Avalon MM interface correctly.



#### Demo

- ☐ Simulation of working design
- ☐ Timing analyzer report
- On-board testing with LEDs, 7-segment display, and switches.
- On-board testing with SignalTap



#### **Deliverables**

- ☐ Create a new public GitHub repository for your minilab submission (1 per team.
- Push all relevant files to the repository, including your codes, testbenches, and simulation logs. If for the implementation IPs are used, also add all IP-related files.

NOTE: Simulation log with proper print statements from the testbench that explains whether a test passed or failed. If the design failed a test, it should print where and why it failed.

- ☐ Minilab 1 report is due on 2/4 before the start of Minilab 2.
- ☐ In your report (1 per team), explain:
  - How you tested the design via simulation (screenshot of waveform).
  - How you fixed the design to meet the timing constraint.
  - How you tested the design on board using an example and snapshot of the board that shows it.
  - How you tested the design using SignalTap (screenshot of waveform around the trigger condition).
  - > Explain any difficulties that you faced during the whole process and how you overcame it.



**Questions?**