## bladerRF micro - USB 3.0 Software Defined Radio REF\_IN U.FL CLK\_IN CLK\_OUT U.FL U.FL DAC PLL Bias Tee 2:12 TX VCTCXO Clock Buffer Shield TX1A (3G - 6G) TX1 TX1 TX1B (47M - 3G) SPDT SMA TX2A (3G - 6G) **GPIF** SPI TX2 TX2 **Analog Devices** TX2B (47M - 3G) Cypress Intel SPDT SMA USB TX IQ Cyclone V E AD9361 FX3 3.0 RX1A (3G - 6G) RX IQ RX1 **FPGA** USB 3.0 **RF** Transceiver RX1 UART RX1B (70M - 3G) SPDT SMA RX2A (3G - 6G) RX2 RX2 RX2B (70M - 3G) SPDT SMA QSPI Flash Bias Tee RX Mini Expansion JTAG JTAG Expansion BSH-030 MOUNTING HOLES - 80 mil holes Scatter these testpoints throughout the design. Testpoints will be PTH 120 annular ring To be placed in each corner of board nuand Document Number



## AD9361 - Digital VD1P3 U4A VA1P3 U4B DIGITAL **PWR** AD\_CTRL\_IND AD\_CTRL\_IND AD\_CTRL\_IND H4 CTRL\_IN0 CTRL\_IN1 CTRL\_IN2 -</AD\_TXNRX TXNRX C6 D6 D5 VDDA\_TX\_LO VDDA BB K4 </AD DATA CLK P DATA\_CLK\_P VDDA1P3\_TX\_LO VDDA1P3\_TX\_VCO\_LDO VDDA1P3\_BB AD\_DATA\_CLK\_N CTRL\_IN3 DATA\_CLK\_N D4 E4 E5 E6 F6 F5 F4 G4 CTRL\_OUT0 CTRL\_OUT1 CTRL\_OUT2 CTRL\_OUT3 AD\_FB\_CLK\_P AD\_FB\_CLK\_N FR CLK P VDDA RX LO F12 FB\_CLK\_N VDDD1P3\_DIG VDDA1P3\_RX\_LO VDDA1P3\_RX\_VCO\_LDO AD\_CTRL\_OUT3 AD\_CTRL\_OUT4 VDDA\_RX\_TX CTRL\_OUT4 CTRL\_OUT5 CTRL\_OUT6 CTRL\_OUT7 D2 D3 E3 G9 H9 AD\_CTRL\_OUT6 TX\_FRAME\_F TX\_FRAME\_N AD\_TX\_FRAME\_P AD\_TX\_FRAME\_N VDDA\_RX\_SYNTH VDDA1P3\_RX\_RF VDDA1P3\_RX\_TX VDDA1P3\_RX\_TX VDDA1P3\_RX\_SYNTH VDDA1P3\_TX\_LO\_BUFFER VD\_GPO AD\_CTRL\_OUT7 P0\_D1/TX\_D0\_F P0 D0/TX D0 N VDDA TX SYNTH VD2P5 P0\_D3/TX\_D1\_P VDD\_GPO G5 K3 AD\_EN\_AGC >> EN\_AGC P0\_D2/TX\_D1\_N P0\_D5/TX\_D2\_P VDDA1P3\_TX\_SYNTH FB25 MPZ2012S601A VDD\_INTERFACE G6 AD\_ENABLE >> ENABLE P0\_D4/TX\_D2\_N P0\_D7/TX\_D3\_P H5 C221 AD\_SYNC\_IN>> SYNC\_IN P0\_D6/TX\_D3\_N P0\_D9/TX\_D4\_P D7 TX LDO RX LDO 0.1uF G2 G3 K5 AD\_RESETN>> P0\_D8/TX\_D4\_N P0\_D11/TX\_D5\_P A11 TX\_VCO\_LDO\_OUT VDDA1P1\_TX\_VCO RX\_VCO\_LDO\_OUT VDDA1P1\_RX\_VCO RESETB P0\_D10/TX\_D5\_N R9 10K R3 10K R4 10K R5 10K AD9361 SPI\_ENB SPI\_CLK SPI\_DI SPI\_DO RX\_FRAME\_P R7 R6 RX\_FRAME\_N (AD RX D0 P (AD RX D0 N AD RX D1 P (AD RX D1 N AD RX D2 P (AD RX D2 P (AD RX D3 N AD RX D3 N AD RX D4 P AD RX D4 P AD RX D4 P (AD RX D5 P (AD RX D5 P (AD RX D5 P P1\_D3/RX\_D1\_P P1\_D2/RX\_D1\_N U4C AUXDAC\_TRIM<< AUXADC C9 1uF C7 1nF C6 1nF C8 1uF P1\_D5/RX\_D2\_P P1\_D4/RX\_D2\_N TP8 AUXDAC1 **GND** Place close C263 AUXDAC2 P1\_D7/RX\_D3\_P to AD9361 0.1uF P1 D6/RX D3 N P1\_D8/RX\_D4\_N P1\_D11/RX\_D5\_P P1\_D10/RX\_D5\_N D12 F7 F9 F11 G12 H7 A4 A6 B1 B2 VSSD VSSD VSSD VSSD VSSD C4 TEST/EN VSSA VSSA VSSA VSSA TP3 B12 C2 C7 C8 C9 C10 C11 C12 F3 H2 H3 H6 J2 K2 L2 GPO\_0 S TP4 TP5 M11 M12 B6 XTAI P GPO\_1 GPO\_2 VSSA VSSA VSSD VSSD AD\_REFCLK >> XTALN GPO\_ VSSA VSSA VSSD R188 C5 VSSA VSSA VSSA VSSA VSSA VSSA VSSA 0.1uF 22.1 Place close M6 M4 A3 M3 NC1 NC2 CLK\_OUT VSSA VSSA VSSA VSSA VSSA VSSA L12 L11 L10 RX\_EXT\_LO\_IN TX\_EXT\_LO\_IN A12 L9 L8 RBIAS VSSA VSSA VSSA VSSA R10 VSSA VSSA AD9361 AD9361 Nuand Size B Document Number Date Sheet















## **USB CONNECTIONS** USB3.0 TYPE B U19D VBUS\_IN U - PORT L6 VBUS\_IN SEC 4/7 U21 BLM21PG221SN1D VBUS VBUS 2 D\_M 3 D\_P 4 GND 5 SS\_TX\_N 6 SS\_TX\_P 7 GND\_D 8 SS\_RX\_N 9 SS\_RX\_N 9 GND\_TAB\_1 10 GND\_TAB\_2 OTG\_ID VBUS/ VBAT OTG\_ID ± C267 0.1uF SSRXP SSRXM SS\_TX\_P VBUS SSTXP SSTXM 0.1uF SS\_TX\_M C54 DP A10 BLM21PG221SN1D USB3TYPEB NC A11 6.04K / 1% C8 R40 R\_USB2 R\_USB3 B3 200 R41 ESD DEVICE FX3 U22 PART\_NUMBER = SP3010-04UTG Manufacturer = Littlefuse Document Number













Copyright © 2019 Nuand, LLC All rights reserved.