## IC Design Homework # 2

# <u>Due on 10/15/2025, 14:20 online</u>

### Submit to NTU Cool

Plagiarism is not allowed. 10% penalty for each day of delay.

In this homework, you will learn the following:

- Hspice
- nWave

#### 1. (70%)

Two of the following cells are assigned to each of you. Everyone must do cells (10). Those whose student ID ends with 'k' must also do cell k. (Ex. If your ID is Bxx901123, you need to do (3) EO3, (10) FA1.)

- (0) EN
- (1) NR2
- (2) OR2
- (3) EO3
- (4) AN3
- (5) ND2
- (6) AN2
- (7) EO
- (8) DRIVER
- (9) IV
- (10) FA1

For each cell,

- a. Based on the layout view, draw **transistor-level** diagrams (using PowerPoint, paint or 手畫)
- b. Identify all inputs and outputs
- c. List truth table
- d. Revise the given netlist file to construct your cells. All PMOS transistors have width 0.5um and length 0.1um. All NMOS transistors have width 0.25um and length 0.1um. Parameters of the 90nm model file (90nm\_bulk.l) must be included during the simulation. The substrate of PMOS is connected to VDD and the substrate of NMOS is connected to VSS.

- e. Run *Hspice* simulation on **all possible input** combinations. Assume VDD=1.0V and VSS=0V. Use *nWave* to verify the truth table. Copy the **I/O waveform** to your report. State what you have observed.
- f. Please discuss the problems you have encountered.

#### Files that you will need (available on the class website)

HW2 2025.zip includes the following files

- HW2\_2025.pdf (this document)
- HW2 tutorial 2025.pdf
- example.sp (CMOS inverter的範例程式)
- 90nm bulk.1
- Pictures of layouts (in "pic" folder)

#### Files that you need to submit to NtuCool

- Your report named StudentID\_hw2\_report.pdf (ex: b05901058\_hw2\_report.pdf)
- List the names of the cells you did in homework.
- The **inputs**, **outputs**, **transistor-level diagrams**, and **truth tables** of the cells you did in homework
- The waveform results of your HSpice simulation
- The answers to the following problems 2. and 3.
- The HSpice codes named after the cell names(e.g. FA1.sp)

#### References

- [1] "SPICE," CIC handout, 2001
- [2] "鳥哥的 Linux 私房菜," http://linux.vbird.org/

- 2. (20%) In Chapter 3, we analyzed the rising and falling delays of a NAND3 gate with fanout h (slide 10 of Chapter 3). Following a similar approach, assume that L = 1 for all transistors. For both question (a) and (b), draw the transistor-level circuit and specify the inputs and the width for all transistors that balance the rising and falling delays first. Then consider the worst case, derive the rising and falling delays for each of the following gate:
  - (a) (10%)  $Y = \overline{A + B + C}$ , with h being the number of fanout NOR3 gates.
  - **(b)** (10%)  $Y = \overline{AB + C}$  gate, with h = 0.
- 3. (10%) Determine the activity factors at each node in the following circuit assuming the input probabilities  $P_A = P_B = P_C = P_D = 0.5$ . (be careful with the dependency)



TA: 林沛翰、蔡睿謙, EE2-329

TA email: r13943013@ntu.edu.tw \qazwsx.tsai@gmail.com

HW2 Office hours: 10/09 14:00-16:00 @ EE2-329

10/14 14:00-16:00 @ EE2-329

If you have no time during office hours, you can email TA to discuss another time for an appointment.