

## Indian Institute of Technology Bombay Department of Electrical Engineering

EE-224: Dígital Design

# **IITB-CPU Design**

Team ID: 3

Saarthak Krishan (22B3959) Aniket Patel (22B3981) Sanat Agrawal (22B3919) Utkarsh Prakash (22B3928)

From our learnings from Digital Systems course and the current state technological landscape, it is quite evident that digital circuits are an indispensable part of human life. Hence, we as a team, tried to venture in the domain of digital electronics, by making a full-fledged Central Processing Unit (CPU). This report offers comprehensive details of our project, wherein we executed the project of designing and implementing a 16-bit CPU utilizing VHDL:



Fig: Overall Datapath of the CPU

"16 bit" means that it has 16 address lines. A 16 bit microprocessor is having 16 bit register set. It have 16 address and data lines to transfer address and data both.

## **COMPONENTS:**

### **Arithmetic Logic Unit(ALU):**



I think the main process block is the ALU. It takes a 4 bit control signal to pick various operators that we choose for the instruction.

"Operators" are pre-defined entities that are selected by the output of the control MUX.

ALU entity is a function within a function, where the operators are the subfunctons (not structural components).

#### **OPERATORS:**

- These are component blocks which are fed into the input of a custom made 6 x 1, 16 bit-wide MUX.
- Our implementation of these operators is in the form of functions, that are called upon by the ALU when needed.
- But this is true for only 6 out of 9 (basic) operators, that are, ADD, SUB, MUL, BITWISE AND, & LOGICAL IMPLICATION.
- Operators SE\_6, SE\_9, S2 & SFT exist **outside** of ALU, as per our instructions dataflow.
- SE\_n: SE's are sign extenders which take a n-bit input and output the 16-bit equivalent.
- S2: Multiplies the 16-bit input by 2, i.e., shifts the input by a single bit.
- **SFT:** Shifts 8 bits left or right of the input digital signal. This component is used for implementing LLI and LHI instructions. It employs a 2x1 16-bit

MUX. The selection bit is the LSB of the OPCODE (as LLI/LHI differ at LSB 1001/1000).

The operands are fed into ALU (ALU\_A and ALU\_B) from the register file. ALU outputs two things: the operators out put and flags.

#### **FLAGS:**

- Z: becomes HIGH when the loaded operands are equal.
- C:"Overflow"

#### **Port Mapping:**

• ALU\_A: #1 input port of ALU

• ALU\_B: #2 input port of ALU

• ALU\_C: output port

• Z: Indicating zero flag

#### **Register File:**

Register file is like the cache of a processor, storing the information about the instructions, operator and operands (loaded from the memory and instruction register) & the result of ALU (for future instructions or to store it back to the memory). It consists of eight 16-bit registers, structurally bundled up.

The eight register is the PC (the instruction pointer).

A n-bit register is a set of n parallel d flip-flops, storing a n-bit binary number.

All the registers in RF are connected to two 8x1 16-bit MUXs and a 1x8 16-bit DEMUX.

A MUX selects the requested register of RF from where the data is to be loaded, whereas a DEMUX selects the requested register of RF in which the data is to be written.

Storing any data into the register file can be done by first injecting the address of a register (R0 to R7) in RF\_A3 dataline then the data (which is to be stored) in RF\_D3.

Accessing a data from a register of RF can be done by first injecting the address of the register (R0 to R7) in either RF\_A1 or RF\_A2 dataline, then the data is correspondingly accessed at RF\_D1/RF\_D2.

## Instruction format:

| Opcode  | Register A (RA) | Register B (RB) | Register C (RC) | Unused  | Condition (CZ) |
|---------|-----------------|-----------------|-----------------|---------|----------------|
| (4 bit) | (3 bit)         | (3-bit)         | (3-bit)         | (1 bit) | (2 bit)        |

This is a typical instruction format consists of addresses of Opcode, REG\_A, REG\_B, REG\_C, Immediate, Condition bit. The address index starts from right to left, i.e., the condition(CZ) will have address 1-0, and so on. The instruction format is stored in a register in RF.

T1, T2 and T3 are exclusive registers that will be used as variables in data pipeline.

#### **Port Mapping:**

- RF A1 port 1 for the address of a register to be loaded from
- RF A2 port 2 for the address of a register to be loaded from
- RF\_A3 port for the address of the register to be updated
- RF\_D1 port for loading data from register in register file
- RF\_D2 port for loading data from register in register file
- RF D3 port for writing data in the register file
- RF write- port for write enable

#### **TEMPORARY REGISTERS:**

These registers are used as intermediate components to prevent simultaneous reading and writing of other components. Hence, we employ three temporary registers, i.e, T1, T2 & T3.

#### **Port Mapping:**

- Tn\_In: Input port of nth temp register
- Tn\_out: Output port of nth temp register
- Tn\_write: Enable pin of nth temp register to perform write operation in it.

#### **MEMORY & IR:**

Memory is an array having 2<sup>16</sup> storage bits. It will store the instructions/instruction set and the ALU output.

Instruction Register: Another dedicated register, used to store the instruction that needs to be worked on, loaded from the memory.

## **Port Mapping(Memory):**

- M\_Add\_in- Port for address of memory to be loaded in
- M\_Data\_in- Port for data to be loaded in memory
- M\_Add\_out- Port for address of memory to be loaded from
- M\_Data\_out- Port for data to be loaded from memory
- M\_Write- Memory write enable

## Synchronous and asynchronous operations:

ALU, SE\_6, SE\_9, SFT, MUXs and DEMUXs are **asynchronous** to the clock signal and operate as per the dataflow.

(Memory and RF)'s read and write operations happen at clock pulses. Registers of RF operate at rising edge of clock while the read/write operations of Memory happen at falling edge.

#### **CPU:**

This is the top-level entity of our project file, that serves as the structural definition of a 16-bit CPU implemented in VHDL. It encompasses the functionality of a basic processor architecture, coordinating the operation of key components to execute instructions and perform data processing tasks. It serves as the highway for the input and output signals of the associated component.

#### **PORT MAPPING:**

- PG\_ADD:Used to specify the address of the memory, where the specific instruction from the instruction.txt is to be stored.
- PG\_DATA: Used to feed the data (instruction) which is to be stored in the memory.
- PG\_Write: Works as an enable, indicating when to write the entire instruction set on the memory.
- Clk: used to provide clock signal to the clock-synchronous components of the CPU.
- Reset: Resets every component of the CPU
- State: Used by the user to read the current state of the FSM that the CPU is in.
- IR: It outputs the current instruction loaded in Instruction Register.
- ALU\_out: port for showing the output of the ALU

## **STATE WISE EXPLANATION:**

| Arithmetic  | instructions'              | includes                           | ADD, SUB, A                  | IUL , AND, |
|-------------|----------------------------|------------------------------------|------------------------------|------------|
| 127         | 170                        | - / .                              | ORA, THP.                    |            |
| ARITHMETIC: | $S_1 \longrightarrow S$    | 2 - S3+                            | 2 Contab M                   |            |
| S RF-AZ     | -8AL                       | 2 3                                | 34 000 -11                   |            |
| ADI:        | Sr -> S                    | 6 - ST A                           | - Sa - 9                     |            |
| (           |                            |                                    | 0174                         |            |
| THI/LLI:    | S → .                      | 30 31                              | ALU-Z-PR                     |            |
| Lw:         | $S_{12} \longrightarrow C$ | S <sub>13</sub> - 3-               | →S → S 16                    | - 0 (      |
| A-TRSW!     | S <sub>17</sub> -> S       | 18 → S <sub>19</sub>               | 30 T                         | 501        |
| BEQ:        | S <sub>21</sub> -> 9       | $S_{22} \longrightarrow S_{23}$    | S <sub>24</sub>              |            |
| JAL:        | $S_{25} \longrightarrow 0$ | S <sub>26</sub> → S <sub>27</sub>  | → S <sub>28</sub>            |            |
| JLR:        | S29 -                      | S <sub>30</sub> - S <sub>31</sub>  |                              | 5          |
| S1 = S      | = S, = S                   | 12 = S <sub>17</sub> ≡             | S21 = S25 = S25              | :ddV       |
| S2 = S6     | = S10 = S13                | ≡ S <sub>18</sub> ≡ S <sub>2</sub> | 2 = So6 = So                 | an:        |
| So to 2300  | ans mot es                 | wivalent but                       | + they ton bo                | reduced    |
| to a sing   | le state w                 | then wed                           | with a decode                | 9          |
| 00          | 0 0                        | 88 8                               | A9 00 to                     | UMA        |
| Su and      | Sie can be                 | ed to be                           | into a singular chainto next | states Sia |
|             |                            |                                    | single state (Sz o           |            |

States are numbered as per the sequence of instructions stored in the MEMORY. The states are then reduced as said.



State S1 and S2 are common for all the operations. S1 operation is all about fetching pieces of the 16-bit instruction. The address value stored in the PC register is fed into the memory, which then outputs the value stored in it corresponding to the address value fed.

This state also updates the address value stored in PC, making it to point to the next instruction.





The address of the operands are fed to the address lines of the RF, which will spew out the operands for the ALU. The operands are stored in the temporary variables (16-bit registers) T1 and T2.

Operands are loaded from the memory to the RF using the LOAD operations before executing any state of the next instruction.

#### **FLOW:**

 $LOAD1 \rightarrow LOAD2 \rightarrow Execute$  the instruction by resuming the FSM.

From the previously given state minimization chart, S2 is not just a state of ARITHMETIC instruction bundle, but also branches off to every other instruction set. Henceforth, we have used a decoder (in theory), that uses OPCODE as its control lines to direct S2.



The operands are given to the input pins ALU\_A and ALU\_B, and the output is stored in the third variable register T3.

## S4:(& S16)



The stored result is sent to be stored in the location of REG\_C (arithmetic)/ REG\_A(Load word). A MUX controls the address that goes in RF\_A3.



Adds the content of regA(in T1) with 6-bit Immediate, after the signed extension of the value stored in it.(Performs ADI=Adding Immediate)

## **S8:**



The sum is then stored in REG\_B.

## **S11:**



Stores the shifted contents of IMM according to instruction executed, LLI or LHI, into REG\_A. Whether the content is to be placed at the least or most significant bits is decided by SFT component, that is independent of FSM.

#### S14(& S19):

| 3,: |            |   |
|-----|------------|---|
| 14  | IR SE. 6   |   |
|     | 1          |   |
|     | ALU-A      | - |
|     |            |   |
|     | T2 → ALU-B |   |
|     | ALU_C→ T3  |   |

Adding the signed extension of the 6-bit Imm with the content of REG\_B. The sum is the address where the value is to be stored in memory.

#### **S15:**



The address is injected into the Memory at Mem\_Add pin from T3 (T3\_out). And simultaneously, the extracted data is stored in T3(T3\_in).

## **S20:**



The address computed in S19/S14 (stored in T3) is used to store the value present in REG\_A (loaded in T1), in the memory, performing SW(Store Word) instruction.

#### S23:



The values stored in REG A and REG B are passed to ALU.

## **S24:**



In S24 we calculate the branching address by adding address of BEQ instruction with twice the value of the content stored in Imm (content in Imm is first sign-extended). If the Zero flag is 1, then the PC points to the branching address.

## **S27:**



Stores the address in memory where the PC is pointing to, in REG\_A.

**S28:** 

| 3000 |                 |
|------|-----------------|
| - 40 | PC -ALU-A       |
| -    | Imm(8-0) - SE-6 |
|      | 1-01A- T+:      |
| 1.8  | -UJA - 32       |
|      | \$2 → ALU_B     |
|      | ALU-C-TPC       |

The PC is branched off to the address calculated by summing the current address stored in PC (of JAL instruction) with the content stored in the 9-bit Immediate after being sign-extended.

## **S31:**



Stores PC into REG\_A and branches PC to address stored in REG\_B (loaded in T2).

## **REDUCED FSM DIAGRAM:**



## **RTL Simulation View:**

## **Instruction.txt:**

| 1 | 0001001010000011 |
|---|------------------|
| 2 | 0001010001000001 |
| 3 | 0000001010011000 |
| 4 | 1011011110001100 |
| 5 | 1010101110001100 |
| 6 | 1011101110001110 |
| 7 |                  |

## **PG\_Write Operation:**



The CPU reads and stores the instructions one-by-one in the Memory

## **ADI Execution:**



#### **ADD Execution:**



#### **SW Execution:**



## LW Execution:



## **BEQ Execution:**



## **JLR Execution:**



#### **LHI Execution:**



## **LLI Execution:**



#### **Work Distribution:**

In this section, we outline the roles and responsibilities undertaken by each team member in the execution of the project. The allocation of tasks was done to expedite the progress of the project. The following provides a transparent overview of the work distribution:

#### Task allocation:

Along the names of the team members are the components/areas on which they have partially/fully worked on.

- Saarthak Krishan: ALU, FSM(Finite State Machine), Adder-Subtractor, Multiplier, Final CPU Integration
- Aniket Patel: FSM, Register File (RF), SE\_6, SE\_9, Final CPU Integration
- Sanat Kumar Agrawal: FSM, SE\_6, SE\_9, SFT, Memory, Final CPU Integration
- Utkarsh Prakash: 16-bit register, RF, overall documentation and report making, Final CPU Integration

Apart from making components individually, each team member has contributed in debugging and state minimization of the FSM and overall code, as well as pen-paper design of datapath and components.