```
### **1st Page: Introduction**
```

```
**Name:** Sanchit Gupta
**Roll No.:** 23M1114
```

#### \*\*1. Introduction\*\*

The MIPS (Microprocessor without Interlocked Pipeline Stages) architecture is a popular instruction set architecture (ISA) known for its simplicity and efficiency. This project focuses on the design and implementation of a Single-Cycle MIPS processor, following the RTL to GDS flow using open-source Electronic Design Automation (EDA) tools. The processor supports a variety of arithmetic, logical, and control operations, providing a robust foundation for embedded systems and educational purposes.

The project leverages open-source tools such as Yosys, OpenSTA, and OpenROAD, coupled with the FreePDK45 library, to translate the high-level RTL design into a physical layout ready for fabrication.

<sup>\*\*</sup>Branch:\*\* Electronic System (EE5)

<sup>\*\*</sup>Project Title:\*\* RTL to GDS Flow of MIPS Processor using Opensource Tools

```
#### **2. Design Methodology**
```

# ##### \*\*2.1 RTL Design\*\*

The MIPS processor was designed in Verilog, following a Single-Cycle architecture. This architecture completes each instruction in a single clock cycle, allowing for straightforward control logic and efficient execution of instructions.

- \*\*Key Features:\*\*
- Single-Cycle execution.
- Supports arithmetic operations (e.g., ADD, SUB).
- Logical operations (e.g., AND, OR).
- Control operations (e.g., JUMP, BRANCH).

The Instruction Set Architecture of this MIPS processor includes the following instructions.

- 1.ADD
- 2.SUB
- 3.AND
- 4.OR
- 5.SLT
- 6.JR
- 7.LW
- 8.SW
- 9.BEQ
- 10.ADDI
- 11.SLTI
- 12.J
- 13.JAL



### \*\*Design Implementation:\*\*

The processor design includes modules such as the ALU (Arithmetic Logic Unit), Control Unit, and Register File, all implemented in Verilog. The design was thoroughly verified using testbenches to ensure correct functionality across a range of instructions.

### ##### \*\*2.2 Synthesis and Timing Analysis\*\*

The RTL code was synthesized using the Yosys tool, which generated a gate-level netlist compatible with the FreePDK45 library. Yosys, an open-source synthesis tool, efficiently maps the high-level Verilog code to standard cell libraries, creating an optimized gate-level representation.

#### \*\*Gate-Level Netlist Generation:\*\*

- Yosys synthesizes the Verilog code.
- The FreePDK45 library provides standard cells for synthesis.
- The synthesized netlist is then subjected to timing analysis.

Timing constraints were verified using the OpenSTA tool, ensuring that the design meets the required setup and hold times across all paths. Power consumption analysis was also conducted to evaluate the processor's efficiency in terms of energy usage.

# ##### \*\*2.3 Physical Design\*\*

The physical design was executed using the OpenROAD tool, which covers various stages from floor planning to clock tree synthesis (CTS) and routing.

- \*\*Floor Planning and Power Planning:\*\*
- Defined the chip layout and allocated space for the processor modules.
- Ensured optimal power distribution across the design to prevent IR drops and ground bounces.

## \*\*Placement and Routing:\*\*

- Placed the standard cells on the chip.
- Routed the interconnections between cells, ensuring minimal delay and congestion.

# \*\*Clock Tree Synthesis (CTS):\*\*

- Implemented a balanced clock tree to distribute the clock signal uniformly across the design.

### #### \*\*3. Results and Validation\*\*

The final design was validated through rigorous timing analysis and power estimation. The timing analysis confirmed that all critical paths met the required constraints, ensuring reliable operation at the target clock frequency. Power analysis indicated that the design was energy-efficient, making it suitable for various embedded applications.









## #### \*\*4. Conclusion\*\*

The project successfully demonstrated the complete RTL to GDS flow of a Single-Cycle MIPS processor using open-source tools. The processor design, synthesized using Yosys and physically implemented with OpenROAD, was validated to meet both timing and power constraints. This project highlights the potential of open-source EDA tools in enabling high-quality ASIC design.