# SDAccel Development Environment Tutorial

**Getting Started** 

UG1021 (2015.4) February 16, 2016





# **Revision History**

The following table shows the revision history for this document.

| Date       | Version  | Revision                                                                                                                   |
|------------|----------|----------------------------------------------------------------------------------------------------------------------------|
| 02/16/2016 | 2015.4   | Moved the board and driver installation to UG1020: SDAccel Development Environment User Guide: Installation and Licensing. |
| 10/22/2015 | 2015.3   | Restructured tutorial. Added information for the Alpha Data ADM-PCIE-KU3 card.                                             |
| 06/29/2015 | 2015.1.2 | Updates to firmware location and settings                                                                                  |
| 05/26/2015 | 2015.1   | DRC Check updates + more                                                                                                   |



# **Table of Contents**

| Revision History                                    | 2  |
|-----------------------------------------------------|----|
| Table of Contents                                   | 3  |
| Chapter 1: Introduction                             | 4  |
| Objectives                                          | 4  |
| Design Overview                                     |    |
| Design Files                                        |    |
| Chapter 2: Compiling and Optimizing the Application | 6  |
| Compiling and Running the Baseline Application      | 7  |
| System Estimate Report                              | 7  |
| Optimizing the Kernel Using Attributes              | 8  |
| Compiling and Running the Optimized Application     |    |
| Appendix A: Additional Resources and Legal          |    |
| Notices                                             |    |
| Xilinx Resources                                    | 12 |
| Solution Centers                                    | 12 |
| Please Read: Important Legal Notices                | 12 |





# Introduction

This document describes how to use the SDAccel<sup>™</sup> development environment to compile and optimize an example design and then download and run the design on acceleration boards based on either the Kintex® UltraScale, Virtex®-7, or Kintex-7 FPGA.

The SDAccel development environment for OpenCL™, C, and C++ applications enables concurrent programming of the system processor and the FPGA logic and requires no RTL design experience. The example design is captured as a host program written in C or C++ and a set of computation kernels expressed in C, C++, or the OpenCL C language.

## **Objectives**

This tutorial:

- Introduces the use of the SDAccel<sup>™</sup> development environment to create OpenCL<sup>™</sup> programs for Kintex® UltraScale, Virtex®-7, or Kintex-7 FPGAs.
- Provides a specific procedure for compiling and optimizing an algorithm for acceleration cards featuring Kintex UltraScale, Virtex-7, or Kintex-7 FPGAs.

After completing this tutorial, you will be able to compile and optimize a Smith-Waterman sequence alignment algorithm.

#### **Design Overview**

The example design is based on the Smith-Waterman algorithm which is a database search algorithm developed by T.F. Smith and M.S. Waterman, and is based on the earlier Needleman and Wunsch algorithm. The objective of the Smith-Waterman algorithm is to take two sequences of data of arbitrary length and determine the best possible alignment between these sequences. The alignment is determined by scoring matches and mismatches in character-by-character traversal of both sequences. Based on the resulting cost matrix, the Smith-Waterman algorithm determines the alignment and maximum alignment length of a sequence pair. The mathematical foundation behind Smith-Waterman is given by the function

$$Hij = max\{Hi-1, j-1 + s(ai, bj); Hi-k, j - Wk; Hi, j-1 - W1; 0\}$$

An example of this algorithm shown in the following figure:



Figure 1–1: Smith-Waterman Algorithm

- Sequence 1 = ACACACTA
- Sequence 2 = AGCACACA
- -S(a,b)=+2 if a=b (match), -1 if a=b (mismatch)
- $-W_i=-i$





X14998-090415

For the pair of sequences shown, the sequence alignment is determined by the two resulting matrices from the Smith-Waterman algorithm. The cost matrix, denoted as matrix H, provides the endpoint of the aligned sequence. The alignment endpoint is the maximum value of matrix H.

Matrix T, which is defined as the traversal matrix, defines how the algorithm needs to trace back through matrix H until the first point in the aligned sequence is reached. The first point in alignment is point at which the back tracing methodology encounters a cell with a value of 0. The alignment results for the sequence are:

- Sequence 1 = A-CACACTA
- Sequence 2 = AGCACAC-A

#### **Design Files**

Example design files are included with the SDAccel Development Environment. Copy the Getting Started example from <SDACCEL\_INSTALLATION\_PATH>/examples/getting\_started to your working directory.



**IMPORTANT:** SDAccel software and board installation must be completed before continuing the tutorial. Please see SDAccel Development Environment User Guide: Installation and Licensing, (UG1020) for more details.



# Compiling and Optimizing the Application

The SDAccel™ development environment enables a programmer to quickly iterate through changes in an OpenCL™ host code and kernels to arrive at an optimized version targeted at a specific board. The code and optimize iteration loop shown in the following figure captures the design methodology behind OpenCL after the programmer has completed the functionality of the application.

Figure 2-1: SDAccel Application Programming and Optimization Design Flow

SDAccel - Accelerated OpenCL Programming and Deployment



To compile an application using the SDAccel flow compiler:

- 1. Compile the application without any hints to the compiler and analyze the resulting performance. This step assumes that the programmer has decided on the functionality of the target application and has run the program on a CPU to check for correctness.
- 2. Optimize the application by adding attributes to the kernel code. A list of supported attributes is available in the SDAccel Development Environment User Guide: Features and Development Flows (UG1023).
- 3. Instantiate multiple copies of a kernel in the FPGA. The SDAccel flow compiler can compile versions of the same application with 1 or N copies of a kernel running on the board. The application programmer determines how many copies of a kernel to run in parallel on the board, and provides this information as part of the SDAccel command script.
- 4. Run the application on the board.

The files used in compiling the application locally are located at:

<user directory>/getting\_started/alpha\_data



## **Compiling and Running the Baseline Application**

The SDAccel<sup>™</sup> development environment can be driven in three modes: GUI, Makefile with Xilinx OpenCL compiler, and script mode. This tutorial uses script mode and the script for basic compilation of the Getting Started example is baseline.tcl.

To generate the baseline compilation of the application using the SDAccel environment, execute the following command: sdaccel baseline.tcl

The commands in baseline.tcl carry out the following tasks:

- 1. Define the directory where all tool output is stored.
- 2. Select the device where the application is run.
- 3. Define the files for the host code application.
- 4. Define the kernels and associated source files.
- 5. Compile the application for emulation on the development machine.
- 6. Execute the application in the SDAccel emulation environment.

Upon successful execution of the application, the following output appears.

```
INFO: [SDAccel 60-348] Executing cpu emulation using software accelerators...
INFO: [SDAccel 60-280] Additional args : '-d acc -k test.xclbin'
INFO: [SDAccel 60-174] Running emulation command line: /proj/baseline_solution/impl/sim/ \
  cpu em/baseline solution.exe -d acc -k test.xclbin
AGTGGGACTATCC
Input sequence2: TAATGGGAACACCTGCTGCAATCGGATCGTTGCAGCGGTAATGTGTCGGTATATGCGAGTAGGGTAATCCA \
  AACGTCCCATTGC
Platform = Xilinx
Device = fpga0
OpenCL Version = 1.0
Loading test.xclbin
Global size = 1
Local size = 1
Align sequencel: T-A-GGCAAGACCACT-TTAGC-AT-GG-TC--TACAACGCCTAGACCT-T-T-GGCA-AAGCAGA-T-C \
  GG----CC---CG-CCCAT
Align sequence2: TAATGGGAACA-C-CTGCT-GCAATCGGATCGTTGCAGCG-GTA-A--TGTGTCGGTATATGC-GAGTAG \
  GGTAATCCAAACGTCCCAT
OpenCL kernel time: 0 sec
PASSED TEST
INFO: [SDAccel 60-349] Executing cpu emulation using software accelerators...COMPLETE
```

#### **System Estimate Report**

The system estimate report shows the FPGA resource utilization as well as the start interval for the hardware block implementing the Smith-Waterman algorithm. The most important number for performance is the start interval, which determines the number of clock cycles between consecutive executions of a kernel. The range shown in the report is a good indication that this kernel can be further optimized.





Following is the system estimate report for the baseline version of this application in baseline solution/rpt directory.

\_\_\_\_\_\_ Version: sdaccel v2015.4 (64-bit)
Build: SW Build 1462041 on Mon Jan 25 16:35:05 MST 2016 Copyright: Copyright 1986-2016 Xilinx, Inc. All Rights Reserved. \_\_\_\_\_\_ Design Name: baseline\_solution
Target Device: xilinx:adm-pcie-7v3:1ddr:2.1
Target Clock: 200MHz Kernel Summary Total number of kernels: 1 | Type | Target | OpenCL Library | Compute Units | | Kernel Name | smithwaterman | clc | fpga0:OCL REGION 0 | test OpenCL Binary = test Kernels mapped to = clc region Timing Information (MHz) | Compute Unit | Kernel Name | Target Frequency | Estimated Frequency +----+ | smithwaterman | 200 | 204.499 Latency Information (clock cycles) | Compute Unit | Kernel Name | Start Interval | Best Case | Avg Case | Worst Case | Area Information +----+ | Compute Unit | Kernel Name | FF | LUT | DSP | BRAM | | smithwaterman | 2095 | 3180 | 1 | 11

#### **Optimizing the Kernel Using Attributes**

Attributes are the way a programmer can influence the compiler and optimize an application without having to change the application code. Attributes supported by the SDAccel™ development environment are described in detail in the SDAccel Development Environment User Guide (UG1023).

**NOTE:** For information on pipelining, see Loop Pipelining.





The command script for compiling the application after the addition of the code attribute is identical to the baseline script. Because this optimization is defined in the application source code, there is no need for additional commands in the SDAccel environment.

- 1. Go to the directory that contains the example files: cd <user directory>/getting started/alpha data
- 2. To compile this version of the application, execute: sdaccel pipelined.tcl

The following system estimate report for this compilation run demonstrates the results of the pipeline attribute. After this optimization is applied, the resulting compute unit is seven times faster than the baseline run in baseline solution/rpt directory.

Version: sdaccel v2015.4 (64-bit)
Build: SW Build 1462041 on Mon Jan 25 16:35:05 MST 2016 Copyright: Copyright 1986-2016 Xilinx, Inc. All Rights Reserved. Design Name: pipelined\_solution
Target Device: xilinx:adm-pcie-7v3:1ddr:2.1
Target Clock: 200MHz Kernel Summary Total number of kernels: 1 | Kernel Name | Type | Target | OpenCL Library | Compute Units | | 1 +------OpenCL Binary = test Kernels mapped to = clc region Timing Information (MHz) | Compute Unit | Kernel Name | Target Frequency | Estimated Frequency | Latency Information (clock cycles) | Compute Unit | Kernel Name | Start Interval | Best Case | Avg Case | Worst Case | | Compute Unit | Kernel Name | FF | LUT | DSP | BRAM | +----+ I K1





#### **Loop Pipelining**

Loop pipelining is a user controlled attribute that allows the compiler to modify the scheduling of operations to enable loop iterations inside the kernel code to run in parallel on the same compute unit. Following is the modified code with the loop pipeline attribute.

```
xilinx
     _attribute__((xcl_pipeline_loop))
#endif
   for (int i = 1; i < N; i++) {
      localS1[i] = s1[i];
#ifdef xilinx
    __attribute__((xcl_pipeline_loop))
#endif
   for (int i = 1; i < N; i++) {
       localS2[i] = s2[i];
   }
#ifdef xilinx
     _attribute__((xcl_pipeline_loop))
#endif
   for (int i = 0; i < N * N; i++) {
       localMatrix[i] = 0;
#ifdef xilinx
     _attribute__((xcl_pipeline_loop))
#endif
   for (short index = N; index < N * N; index++)
        short dir = CENTER;
       short val = 0;
        short j = index % N; if (j == 0) { // Skip the first column
           west = 0;
           northwest = 0;
            continue;
       short i = index / N;
       short2 temp = localMatrix[index - N];
       north = temp.x;
        const short match = (localS1[j] == localS2[i]) ? MATCH : MISS MATCH;
        short val1 = northwest + match;
        if (val1 > val)
            val = val1;
            dir = NORTH WEST;
```

### **Compiling and Running the Optimized Application**

After the application performance has been tuned, it is time to compile the application to run on the selected board. The command script for this compilation run adds the following functionality:

- The build\_system command invokes the generation of compute unit specific hardware for execution in the FPGA logic.
- The package\_system command readies the compiled application executables and binaries to be run on the board.





1. To compile the application to run on the board, execute the following: sdaccel board compile.tcl



**IMPORTANT:** The compile time to generate binaries for the FPGA board will take at least 30 minutes.

After the SDAccel™ development environment finishes the compilation process, the output binaries are placed in the following directory: board compilation solution/pkg/pcie

2. Follow the instructions below to run the host application and FPGA binary on a system with the target FPGA acceleration card:



**IMPORTANT:** Programming of the flash on the FPGA card and installation of driver, firmware and runtime libraries for the target DSA must be performed before completing this step. Please see SDAccel Development Environment User Guide: Installation and Licensing, (UG1020) for more details.

- a. Go into the board\_compilation\_solution/pkg/pcie directory:cd board compilation solution/pkg/pcie
- b. Source the setup.sh (Bash) or setup.csh (Csh/Tcsh) script file generated by the xbinst utility. See SDAccel Development Environment User Guide: Installation and Licensing, (UG1020) for more details. The following is the command line example for Bash:

source setup.sh

- c. Run the application:
  - ./board compilation solution.exe -k test.xclbin





# Additional Resources and Legal Notices

#### **Xilinx Resources**

For support resources such as Answers, Documentation, Downloads, and Forums, see Xilinx Support.

#### **Solution Centers**

See the <u>Xilinx Solution Centers</u> for support on devices, software tools, and intellectual property at all stages of the design cycle. Topics include design assistance, advisories, and troubleshooting tips

#### **Please Read: Important Legal Notices**

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx, Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at www.xilinx.com/legal.htm#tos.



© Copyright 2016 Xilinx, Inc. Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. OpenCL and the OpenCL logo are trademarks of Apple Inc. used by permission by Khronos. PCI, PCIe and PCI Express are trademarks of PCI-SIG and used under license. All other trademarks are the property of their respective owners.