# Design and Implementation of Verilog Traffic Light Switching System for T-Intersection on FPGA

### Manjula B B

Department of Electronics and Communication Engineering East West Institute of Technology Bengaluru, INDIA manjulabb@gmail.com

### Pushkar D

Department of Electronics and Communication Engineering East West Institute of Technology Bengaluru, INDIA pushkardwarkanath@gmail.com

#### Manasa S

Department of Electronics and Communication Engineering East West Institute of Technology Bengaluru, INDIA mansu9102@gmail.com

# Agniva Ghosh Department of Electronics and Communication Engineering East West Institute of Technology Bengaluru, INDIA ghoshagniva52@gmail.com

# Gowtham S Department of Electronics and Communication Engineering East West Institute of Technology Bengaluru, INDIA gowthamgo2002@gmail.com

# Sanjay S K Department of Electronics and Communication Engineering East West Institute of Technology Bengaluru, INDIA aksha9538@gmail.com

Abstract— Traffic light switching in junction is crucial for managing traffic and ensuring road safety. They heavily rely on digital electronics and Verilog which is a hardware description language used for designing circuits and systems, including T-Intersection traffic control system. This paper presents an overview of Verilog implementation for the traffic control system and designing the system using finite state machine. The Verilog code is synthesized and simulated using a design compiler and hardware description language simulator. This implementation demonstrates power and efficiency in designing traffic control system, allowing for easy simulation and optimization for performance and reliability. In conclusion, Verilog language plays a major role for developing intelligent transportation systems, as highlighted in this paper.

Keywords— FSM, Verilog HDL, T-Intersection, Combinational Logic Circuit, PCB, Microprocessor.

# I. INTRODUCTION

Traffic management is crucial for urban safety and congestion reduction. By controlling the movement of both vehicles and pedestrians, traffic control systems are essential to achieving this objective. System design, installation, programming, and maintenance are all steps in the process, and they all take equipment selection and traffic pattern analysis into account. Such well-designed systems help make transportation networks safer and more effective, which is advantageous to communities. In many places around the world, however, traffic congestion continues to be a major problem that results in delays, annoyance, and financial hardships. Due to delays in supplies and trade, businesses have decreased production, missed opportunities, and increased expenditures. Congestion control is crucial for enhancing urban life and boosting the local economy [1],[4],[7].

Traffic lights employ three colors: Red, instructing vehicles to stop, Green for movement, and Yellow as a preparation signal. This precise control minimizes idle time and congestion. Traffic light controllers (TLC) utilize micro-controllers, FPGAs, or ASICs for implementation. FPGAs offer advantages such as speed, numerous I/O ports, and high performance, vital in TLC design. ASICs, though

powerful, tend to be costlier. The choice depends on system requirements and budget constraints [3].

In this paper, we present the design and implementation of a Verilog Traffic Light Switching system for a T-Intersection on FPGA, offering an innovative and efficient solution for managing traffic flow at such intersections.

# II. OBJECTIVES

- The primary objective of a traffic light controller is to regulate the movement of vehicles at intersection or along a roadway.
- The design can be optimized for delay and less power consumption.
- The area and complexity of the traffic light controller system can be reduced by implementing it on the FPGA Kit.

### III. METHODOLOGY

The provided Fig. 1. illustrates the movement of vehicles in all directions using specified RYG LED lights.

The primary objective of this project is to design and implement a Traffic Light Switching System for a T-intersection using Verilog and then load it onto an FPGA Kit to test its functionality.

Here are the key aspects of the project:

- M1: This signifies the direction of vehicle movement exclusively on the main road.
- MT: This indicates the direction of vehicles moving from the main road towards the side road.
- M2: This represents the direction of vehicles simultaneously moving on both the main road and side road
- S: This signifies the direction of vehicles moving from the side road towards the main road.

The time delays for transitioning from one state to another are as follows:

- TMG: This denotes the transition from the main road to Green light, allowing vehicles to move on the main road
- TY: This represents the transition to Yellow, signaling vehicles to slow down in preparation for the next state.
- TTG: This signifies the transition for both the main road and side road to Green, enabling vehicles to move from the main road to the side road.
- TSG: This indicates the transition from the side road to Green, facilitating the movement of vehicles from the side road to the main road.



Fig. 1. Switching of LED lights at T-Intersection junction.



Fig. 2. Flow chart of the Design.

The flow diagram depicted above illustrates the operation of a Traffic Controller for a T-Intersection.

Employing a finite state machine, the control flow, as depicted in Fig. 2. governs the system.

If the reset signal is set to one, the system terminates. Conversely, if the reset signal is zero, the system initializes in the first state, provided the delay for this state is satisfied. It subsequently transitions to the next state, or remains in the current state if the delay conditions are not met. This sequence continues, with transitions occurring between states in a cyclic manner.

To implement the Traffic Light Controller for a T-Intersection, Verilog code is utilized, and the system is realized on an FPGA kit using Xilinx ISE 14.7. The introduction of delays between each state facilitates the switching of traffic lights, enabling smooth vehicular movement without congestion and delays.

The time delays associated with each state are as follows:

TMG: 30 seconds

TY: 4 seconds

• TTG: 30 seconds

• TSG: 20 seconds

It's important to note that these delays can be adjusted to suit different areas and traffic conditions.



Fig. 3. Finite State Machine of Design.

Fig. 3 illustrates the transitions between each state in the system, with TMG, TY, TTG, and TSG representing the delays between states. These delays may be due to the physical characteristics of the system, such as the propagation delay of the logic gates, or they may be due to the desired behavior of the system, such as waiting for a certain amount of time before transitioning to the next state.

The FSM model provides a clear and concise way of representing the control flow between states. It is a state-based model, meaning that the system's behavior is determined by its current state and the inputs that it receives. The FSM model also includes the delays between states, which allows for a more accurate simulation and implementation of the system.

# V. RESULTS



Fig. 4. Simulation Waveforms of Design.

From Fig. 4, The Traffic Light Switching System designed for a T-Intersection was created using Verilog. This design code was subsequently synthesized and simulated using Xilinx ISE 14.7 to generate waveforms, as shown in Fig. 4. The waveforms clearly demonstrate that each state transitions in accordance with the designed Finite State Machine (FSM) and adheres to precise timing definition.



Fig. 5 Top Module of the Design.

Fig. 5. depicts the Top module of the Traffic Light Switching System design. The top module plays a critical role as it serves as the interface for inputs and outputs while also managing the internal operations of the processor. A processor is a device responsible for executing a sequence of instructions to perform specific task.



Fig. 6. Power analysis of the design.

Fig. 6. The design has a power consumption of 0.014 watts per switching line, which is a decrease of over 99.99% from the existing system's maximum power consumption of 300 watts per switching line. This represents a significant improvement in energy efficiency, and it is likely to lead to significant savings in energy costs. In other words, the new system consumes less than one-thousandth of the power of the existing system. This is a remarkable achievement, and it is likely to have a major impact on the overall energy efficiency of the system.

| Device Utilization Summary                                        |      |           |             |         |  |
|-------------------------------------------------------------------|------|-----------|-------------|---------|--|
| Slice Logic Utilization                                           | Used | Available | Utilization | Note(s) |  |
| Number of Sice Registers                                          | *    | 11,44)    | 1%          |         |  |
| Number used as Flip Flops                                         | *    |           |             |         |  |
| Number used as Latches                                            | 0    |           |             |         |  |
| Number used as Latch-thrus                                        |      |           |             |         |  |
| Number used as ANO/CR logics                                      |      |           |             |         |  |
| Number of Sice LUTs                                               | 94   | 5,720     | 1%          |         |  |
| Number used as logic                                              | 93   | 5,720     | 1%          |         |  |
| Number using O6 output only                                       | 45   |           |             |         |  |
| Number using OS output only                                       | х    |           |             |         |  |
| Number using 05 and 06                                            | 18   |           |             |         |  |
| Number used as ROM                                                | 0    |           |             |         |  |
| Number used as Plemory                                            | 0    | 1,44)     | 0%          |         |  |
| Number used exclusively as route-firms                            | 1    |           |             |         |  |
| Number with same-skie register load                               | 0    |           |             |         |  |
| Number with same-size carry load                                  | 1    |           |             |         |  |
| Number with other load                                            |      |           |             |         |  |
| Number of occupied Slices                                         | 27   | 1,430     | 1%          |         |  |
| Number of HUNC's used                                             | 56   | 2,860     | 1%          |         |  |
| Number of LUT Flip Flop pairs used                                | 94   |           |             |         |  |
| Number with an unused Flip Flop                                   | 53   | 34        | 56%         |         |  |
| Number with an unused UUT                                         |      | 94        | 0%          |         |  |
| Number of fully used LUT-FF pairs                                 | 41   | 94        | 43%         |         |  |
| Number of unique control sets                                     | 2    |           |             |         |  |
| Number of size register sites lost<br>to control set restrictions | 10   | 11,440    | 1%          |         |  |
| Number of bonded <u>108s</u>                                      | 14   | 102       | 13%         |         |  |
| Number of LOCed 108s                                              | 14   | 14        | 100%        |         |  |
| Number of RAMS168V/SRs                                            |      | 12        | 0%          |         |  |
| Number of RAMSSENERs                                              | 0    | 64        | 0%          |         |  |
| Number of BUF502/BUF502_2CLKs                                     | 0    | 32        | 0%          |         |  |
| Number of BUFIO3FB/BUFIO3FB_20U/s                                 | 0    | 12        | 0%          |         |  |
| Number of ELFG/BUFGMUNs                                           | 1    | 15        | 6%          |         |  |
| Number used as ELFCs                                              | 1    |           |             |         |  |
| Number used as EUFGHUX                                            | 0    |           |             |         |  |

Fig. 7. Area Report of the design.

From Fig. 7, The largest contributors to the design area are the following:

TABLE I. The Design Area

| Parameter/Utilization | Available Area | Used(%) |
|-----------------------|----------------|---------|
| Slice Logic           | 11440          | 94(1%)  |
| Memory                | 1440           | 0(0%)   |
| I/O Bound             | 132            | 14(13%) |

Overall, the design area is well within the limits of the FPGA device. However, there are a few areas where the area utilization could be improved. For example, the memory usage could be reduced by using more efficient data structures. Additionally, the I/O usage could be reduced by using more efficient routing techniques.

Fig. 8. illustrates the estimated delay analysis for the design. The total delay computed is 5.464 nanoseconds, of

which 1.921 nanoseconds are attributed to logic delay and 3.543 nanoseconds to route delay.



Fig. 8. Delay Analysis of the Design.



Fig. 9. FPGA Implementation result.

Fig. 9. illustrates the implementation on the Spartan 6 FPGA board. The system's functionality has been verified through simulation and FPGA Prototyping. Following successful functional simulation and post-route simulation, FPGA Prototyping is carried out. It's noteworthy that the state transitions occur precisely according to the defined time parameters, and the desired set of outputs is generated as intended.

# VI. CONCLUSION AND FUTURE SCOPE

A Traffic Light Switching System for a T-Intersection, implemented using Verilog, has been efficiently designed and synthesized within Xilinx ISE 14.7. This system has been successfully deployed on a SPARTAN-6 FPGA kit, boasting a minimal power consumption of 0.014 Watts and an impressively short delay time of 5.464 nanoseconds. Consequently, it offers an efficient solution to modern traffic control demands.

This integration into a compact chip has significantly reduced both the size and complexity of the system. In contrast, the current traffic light switching systems, which are embedded-based, demand substantial space, area, and consume more power. The adoption of this Verilog-based Traffic Light Control System for T-Intersections promises significant power and area savings.

Furthermore, this design can be enhanced with an emergency feature. For instance, during emergency situations like when an ambulance is stranded at a junction, the system can be programmed to prioritize traffic clearance. This could be considered as a potential avenue for future development within this project.

### **REFRENCES**

- [1] Surisetty, Ramesh, and Soma N. Sekhar. "Designing of a Traffic Signaling System at T-Intersection." *International Journal of Engineering Research and Application* 7, no. 4 (2017): 82-86.
- [2] El-Medany, W. M., and M. R. Hussain. "FPGA-based advanced real traffic light controller system design." In 2007 4th IEEE Workshop on Intelligent Data Acquisition and Advanced Computing Systems: Technology and Applications, pp. 100-105. IEEE, 2007.
- [3] REDDY, T. BALA OBULA, and V. SOWMYA. "An Advanced Traffic Light Controller using Verilog HDL." In 2017 International Journal of VLSI System Design and Communication Systems Volume.05, IssueNo.07, July-2017, Pages: 0657-0661:
- [4] Kishore, S. Venkata, Vasavi Sreeja, Vibhuti Gupta, V. Videesha, I. B. K. Raju, and K. Madhava Rao. "FPGA based traffic light controller." In 2017 International Conference on Trends in Electronics and Informatics (ICEI), pp. 469-475. IEEE, 2017.
- [5] Madhavan, Rajeev. Quick Reference for Verilog HDL. 2012.
- [6] Sachdeva, Saumil, Sarthak Chowdhury, Sushant Shekhar, and Gaurav Verma. "Design and Implementation of a Green Traffic Light Controller on FPGA Using VHDL." In System and Architecture: Proceedings of CSI 2015, pp. 187-192. Springer Singapore, 2018.
- [7] Padma, C., and Ch Pallavi. "A Novel Approach for Design & Implementation of Traffic Light Controller System Using FPGA." International Journal for Innovative Engineering & Management Research 7, no. 12 (2018).
- [8] Kaur, Simrit, V. Varshitha, J. Siddharth, V. S. Tejus, and H. Prasanna Kumar. "Adaptive Traffic Light Controller using FPGA." In 2018 3rd IEEE International Conference on Recent Trends in Electronics, Information & Communication Technology (RTEICT), pp. 1612-1617. IEEE, 2018.
- [9] Benedette, Uzoamaka, and Aminu Isa. "Design and evaluation of a Microcontroller Sensor Based Traffic Light Control System at T-Junction in Okene, Kogi state, Nigeria." (2018).
- [10] George, Anna Merine, V. I. George, and Mary Ann George. "IoT based smart traffic light control system." In 2018 International conference on control, power, communication and computing technologies (ICCPCCT), pp. 148-151. IEEE, 2018.
- [11] Krishnegowda, Deekshith. "Intelligent traffic light controller—An FPGA implementation." In 2021 5th International Conference on Electrical, Electronics, Communication, Computer Technologies and Optimization Techniques (ICEECCOT), pp. 428-431. IEEE, 2021.
- [12] Ali, Mohammad, Md Adnan Faisal Hossain, Mumtahina Islam Sukanya, and Rajat Chakraborty. "Real-time Density-Based Dynamic Traffic Light Controller Using FPGA." In 2021 IEEE International Women in Engineering (WIE) Conference on Electrical and Computer Engineering (WIECON-ECE), pp. 25-28. IEEE, 2021.
- [13] Srivatsan, M., P. Prakash, and P. Kasthuri. "Fully Automated Traffic Light Controller system for a four-way intersection using Verilog." In 2022 IEEE International Conference on Electronics, Computing and Communication Technologies (CONECCT), pp. 1-5. IEEE, 2022.
- [14] Sakthimohan, M., G. Elizabeth Rani, T. Radhika, P. Sneha, M. Gowthaman, and S. Melvin. "FSM based Coordinated Four-Way Intersection Specific Automated Traffic Light Controller." In 2023 4th International Conference on Electronics and Sustainable Communication Systems (ICESC), pp. 1726-1731. IEEE, 2023.
- [15] LA Ali Lamia Atif, and Mohamed Muftah Eljhani. "Design and Implementation of a Smart Traffic Light System with Libyan License Plate Recognition on FPGA." In 2023 IEEE 3rd International Maghreb Meeting of the Conference on Sciences and Techniques of Automatic Control and Computer Engineering (MI-STA), pp. 99-104. IEEE, 2023.