# AHB to APB Bridge Design

## Project Report

By- Sanskar Verma College-VIT Vellore

Instructor-Sathyapriya

## Table of Contents

- Introduction
- AMBA Overview
- AHB to APB Bridge Design
  - Detailed Design
- Basic Implementation Tools
  - Verilog Implementation
- Simulation and Verification
  - Conclusion
  - References

## <u>Introduction</u>

In modern embedded systems, efficient communication between high-performance processors and low-power peripherals is essential. The Advanced Microcontroller Bus Architecture (AMBA) facilitates this through standardized bus protocols, specifically the Advanced High-performance Bus (AHB) and Advanced Peripheral Bus (APB). The AHB is designed for high-speed, high-frequency modules, while the APB is optimized for low-power peripheral functions. This project focuses on designing an AHB to APB bridge, enabling seamless communication between these two buses. The bridge translates high-speed AHB transactions into the simpler, lower-power APB protocol, ensuring efficient data transfer and synchronization in complex embedded systems.

## AMBA Overview

The Advanced Microcontroller Bus Architecture (AMBA) specification defines an on-chip communications standard for designing high-performance embedded microcontrollers. Three distinct buses are defined within the AMBA specification:

- 1. Advanced High-performance Bus (AHB)
- 2. Advanced System Bus (ASB)
- 3. Advanced Peripheral Bus (APB)

Advanced High-performance Bus (AHB) The AMBA AHB is for high-performance, high clock frequency system modules. The AHB acts as the high-performance system backbone bus. AHB supports the efficient connection of processors, on-chip memories and off-chip external memory interfaces with low-power peripheral macrocell functions. AHB is also specified to ensure ease of use in an efficient design flow using synthesis and automated test techniques.

Advanced System Bus (ASB) The AMBA ASB is for highperformance system modules. AMBA ASB is an alternative bus system suitable for use where the high-performance features of AHB are not required. ASB also supports the efficient connection of processors, on-chip memories and off-chip external memory interfaces with low-power peripheral macrocell functions.

Advanced Peripheral Bus (APB) The AMBA APB is for low-power peripherals. AMBA APB is optimized for minimal power consumption and reduced interface complexity to support peripheral functions. APB can be used in conjunction with either version of the system bus.



## AHB to APB Bridge Design

The AHB to APB bridge design facilitates communication between high-speed AHB modules and low-power APB peripherals in embedded systems. The bridge translates AHB transactions to APB protocol, handling address decoding, data transfer, and control signal synchronization. It includes components like the AHB and APB interfaces, FIFO buffers, and a state machine to manage states such as IDLE, SETUP, and ACCESS. The design ensures efficient data transfer while maintaining low power consumption, critical for embedded applications. A Verilog implementation and thorough simulation verify the bridge's functionality and performance, making it a vital component in modern SoC designs.

## <u>Detailed Design</u>

#### Components

- AHB Interface: Handles communication with the AHB.
- APB Interface: Handles communication with the APB.

- FIFO Buffers: Manages data flow between the two buses.
- State Machine: Controls the data transfer and ensures proper sequencing.

#### State Machine

The state machine manages the transition between different states during the data transfer process:

- IDLE: The default state, waiting for an AHB transaction.
- SETUP: Prepares the APB for an upcoming transaction.
- ACCESS: Performs the data transfer between AHB and APB.

To design and simulate a synthesizable AHB to APB bridge interface using Verilog and run single read and single write tests using AHB Master and APB Slave testbenches. The bridge unit converts system bus transfers into APB transfers and performs the following functions:

• Latches the address and holds it valid throughout the transfer.

- Decodes the address and generates a peripheral select, PSELx. Only one select signal can be active during a transfer. Drives the data onto the APB for a write transfer
- Drives the APB data onto the system bus for a read transfer
- Generates a timing strobe, PENABLE, for the transfer Can implement single read and write operations successfully.

#### The Diagram Below shows the Interface:



## **Basic Implementation Tools**

HDL Used: Verilog

Simulator Tool Used: ModelSIM

Synthesis Tool Used: Quartus Prime

Family: Cyclone V

Device: 5CSXFC6D6F31I7ES

## Verilog Implementation

Verilog codes for Bridge with it's Testbench.

```
C:/Users/HP/OneDrive/Desktop/project_Bridge/bridge_rtl.v (/bridge_tb/bridge) - Default
                      module bridge_rtl(
input hclk,hresetn,hselapb,hwrite,
input [1:0] httens,input[31:0] haddr,
input [31:0] prdata,
output reg [31:0] prdata,
output reg psel,penable,pwrite,
output reg hresp,hready,
output reg [31:0] hrdata
);
                                                                                                                                                                                                                                                       always@(present state)
                                                                                                                                                                                                                                                                                     case (present_state)
                                                                                                                                                                                                                                                                                                           idle
                                                                                                                                                                                                                                                                                                                     begin
                                                                                                                                                                                                                                                                                                                            psel = 1'b0;
penable = 1'b0;
hready = 1'b1;
                                                                                                                                                                                                                                                                                                                               if(valid == 1'b0)
next_state = idle;
else if(valid == 1'b1 ss hwrite ==1'b0)
next_state = read;
                           parameter idle = 3'b000;
parameter read = 3'b001;
parameter wait = 3'b010;
parameter write = 3'b010;
parameter write = 3'b010;
parameter wenable = 3'b100;
parameter wenable = 3'b110;
parameter wenable = 3'b110;
parameter renable = 3'b111;
reg[31:0] haddr_temp,hwdata_temp;
reg[2:0] present_state,next_state;
reg valid,hwrite_temp;
                                                                                                                                                                                                                                                                                                                                                    else if (valid == 1'bl && hwrite ==1'bl)
                                                                                                                                                                                                                                                                                                                                                    next state = wwait;
                                                                                                                                                                                                                                                                                              begin
                                                                                                                                                                                                                                                                                                          psel = 1'bl;
paddr = haddr;
pwrite = 1'b0;
penable = 1'b0;
hready = 1'b0;
                          always@(*)
begin
    if (hselapb == 1'bl && (htrans == 2'bl0 || htrans == 2'bl1))
        valid = 1'bl;
    else
    valid = 1'b0;
                                                                                                                                                                                                                                                                                                           next_state = renable;
                                                               if (hresetn == 1'b0)
    present_state = idle;
else
    present_state = next_state;
                                                                                                                                                                                                                                                                                      renable :
                                                                                                                                                                                                                                                                                                          begin
                                                                                                                                                                                                                                                                                                                             penable = 1'b1;
hrdata = prdata;
hready = 1'b1;
if(valid == 1'b1 && hwrite ==1'b0)
next_state =read;
                                 always@(present_state)
```

```
Project : AHB APB | Now: 1.400 ps Delta: 2
C:/Users/HP/OneDrive/Desktop/project_Bridge/bridge_rtl.v (/bridge_tb/bridge) - Default =
                                                                                                                                                                                       A Transcript × 📠 Wave × 😩 Objects × 😭 Processes × 🇥 Library × 😬 Project × 🔑 sim × 🗋 bridge_tb.v × 🗋 bridge_td.v ×
                                                                            if (valid == 1'bl ss hwrite ==1'b0)
                                                                                          next_state =read;
else if(valid == 1'bl && hwrite ==1'bl)
                                                                                          next_state =wait;
else if(valid == 1'b0)
next_state =idle;
                                                                                                                                                                                                                                                                   next_state = read;
                                                                                                                                                                                                                                              penable = 1'bl;

nready = 1'bl;

if(valid = 1'b0 sc hwrite == 1'b0)

next_atate = write.

else if(valid == 1'b1 sc hwrite == 1'b1)

next_atate = write.p;

else if(hwrite == 1'b0)

next_state = read;
                                              wwait:
                                                     begin
                                                           pin
penable = 1'b0;
haddr;
haddr; temp = haddr;
hwrite_temp = hwrite;
if(valid == 1'b0)
next_state = write;
else if(valid == 1'b1)
next_state = write_p;
                                                                                                                                                                                                                                              penable = 1'b1;

hready = 1'b1;

i('valid == 1'b1 sc hwrite == 1'b0)

next_state = read;

else if('valid == 1'b1 sc hwrite == 1'b1)

next_state = waats;

else if('valid == 1'b0)

next_state = idle;
                                                           psel = 1'b1;

paddr = haddr_temp;

pwdata = hwdata;

pwrite = 1'b1;

penable = 1'b0;
                                                                                                                                                                                                                                     begin
                                                                                                                                                                                                                              wenable :
                                                             hready = 1'b0;
                                                            if (valid == 1'b0)
                                                                                                                                                                                                                                                    next_state = wenable_p;
                                                                           write_p :
    begin
    psel = 1'bl;
                                                                                                                                                                                      C:/Users/HP/OneDrive/Desktop/project_Bridge/bridge_rtl.v (/bridge_tb/bridge) - Default =
```

```
C:/Users/HP/OneDrive/Desktop/project_Bridge/bridge_tb.v (/bridge_tb) - Default
   Ln#
         □ module bridge_tb(
    3
    6
             /////////////ahb slave
           reg hclk, hresetn, hselapb, hwrite;
          reg [1:0] htrans;
reg [31:0] haddr,hwdata;
wire hresp;
wire [31:0] hrdata;
   10
   7.7
   12
   13
   14
           /////////////////////////////apb outpute signal
   1.5
   16
           reg [31:0] prdata;
wire psel,penable, pwrite,hready;
wire [31:0] paddr,pwdata;
   18
   19
   20
   21
         bridge_rtl bridge(hclk,hresetn,hselapb,hwrite,htrans,
   22
                                haddr, hwdata,
   23
                                prdata,
                                paddr,pwdata,
psel,penable,pwrite,
   24
   25
   26
                                 hresp, hready,
   27
                                hrdata);
   28
              initial
   29
                      begin
   30
                           hclk = 0;
   31
              end
   32
   33
   34
           always #10 hclk = ~hclk;
   35
   36
         task reset_bridge();
begin
```

```
always #10 hclk = ~hclk;
34
35
36
37
         task reset_bridge();
                           begin

@ (negedge hclk)

hresetn = 1;

@ (negedge hclk)

hresetn = 0;
38
40
41
42
                            end
44
45
                            endtask
46
47
48
                            initial
        占
50
                            begin
51
52
53
54
55
                            reset_bridge ();
                            #10 ;
hwrite = 1'b0;
hselapb = 1'b1;
htrans = 2'b10;
haddr =32;
                            #10 ;
56
                            hwrite = 1'bx;
hselapb = 1'b0;
htrans = 2'bxx;
haddr = 32'hxxxx_xxx;
59
61
62
63
                            #5 :
                            prdata =40;
                            end
            endmodule
67
69
```

## Simulation and Verification

#### Simulation Result:



#### Synthesis Result:





### Conclusion

During my internship, I focused on designing and simulating an AHB to APB bridge interface, a crucial component in embedded systems for facilitating communication between high-speed AHB modules and low-power APB peripherals. The project involved multiple phases, each contributing to a comprehensive understanding of hardware design and verification.

I started by understanding the requirements and specifications of the AHB and APB protocols, and the functionality needed for the bridge to translate transactions between these two buses. Using Verilog, I designed the bridge to include key components such as the AHB interface, APB interface, a state machine for managing data transfers, and an address decoder for generating peripheral select signals (PSEL).

To verify the functionality of the design, I developed detailed testbenches for both the AHB master and APB slave. These testbenches simulated single read and write operations, ensuring that the bridge could accurately latch addresses, drive data onto the APB for write transfers, retrieve data from the APB for read transfers, and generate the necessary timing strobe (PENABLE).

The project utilized ModelSIM for simulation, allowing me to thoroughly test and debug the design, and Quartus Prime for synthesis, targeting the Cyclone V family of FPGAs. This combination of tools ensured that the design not only met theoretical specifications but also practical implementation criteria.

Through this project, I gained hands-on experience in hardware description languages, simulation and synthesis tools, and the complete design flow from concept to implementation. The successful completion of this project demonstrated the functionality and efficiency of the AHB to APB bridge, highlighting its importance in system-on-chip (SoC) architectures and enhancing my skills in digital design and verification.