Name: Santosh Srivatsan

UnityID: srsrivat StudentID: 200475417

# Summary Risk Plan:

- 1. I am reading 16 values from the input SRAM corresponding to a set four 3x3 matrices and storing them in a buffer.
- 2. I was not able to figure out a way to multiply the values in the buffer with the corresponding kernel element while simultaneously filling the buffer
- 3. Hence, the input SRAM is idle while I am multiplying the matric and kernel elements together

### Schedule:

11-07: Create project skeleton

11-12: Design input SRAM read

11-13: Design input buffer

11-14: Design MACC, max pool, and ReLu.

11-16: Complete RTL Implementation

11-19: Synthesize design

# Brief Description of Mode of operation, including selected algorithms

| 29 | 20                           | 15                                            | 30                                                              | 14                                                                             | 0                                                                                               | 30                                                                                                              |
|----|------------------------------|-----------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| 6  | 0                            | 24                                            | 5                                                               | 15                                                                             | 26                                                                                              | 4                                                                                                               |
| 6  | 20                           | 33                                            | 10                                                              | 20                                                                             | 1                                                                                               | 34                                                                                                              |
| 19 | 23                           | 21                                            | 18                                                              | 4                                                                              | 33                                                                                              | 27                                                                                                              |
| 2  | 13                           | 15                                            | 7                                                               | 20                                                                             | 1                                                                                               | 31                                                                                                              |
| 29 | 17                           | 32                                            | 32                                                              | 23                                                                             | 31                                                                                              | 7                                                                                                               |
| 6  | 32                           | 19                                            | 6                                                               | 10                                                                             | 28                                                                                              | 1                                                                                                               |
| 1  | 6                            | 12                                            | 15                                                              | 10                                                                             | 8                                                                                               | 13                                                                                                              |
|    | 6<br>6<br>19<br>2<br>29<br>6 | 6 0<br>6 20<br>19 23<br>2 13<br>29 17<br>6 32 | 6 0 24<br>6 20 33<br>19 23 21<br>2 13 15<br>29 17 32<br>6 32 19 | 6 0 24 5<br>6 20 33 10<br>19 23 21 18<br>2 13 15 7<br>29 17 32 32<br>6 32 19 6 | 6 0 24 5 15<br>6 20 33 10 20<br>19 23 21 18 4<br>2 13 15 7 20<br>29 17 32 32 23<br>6 32 19 6 10 | 6 0 24 5 15 26<br>6 20 33 10 20 1<br>19 23 21 18 4 33<br>2 13 15 7 20 1<br>29 17 32 32 23 31<br>6 32 19 6 10 28 |



The blue, green, orange, and red elements correspond to the first elements of each matrix among the set of four 3x3 matrices.

These four elements are multiplied with the same kernel element

The input buffer is a *shift register*. Once the first multiplication is done, the elements are shifted down by 1 position.

Thus, the elements 29, 20, 6, and 0 are multiplied with the second kernel element



# Final Project Report First Page. Must match this format (Title)

Name: Santosh Srivatsan UnityID: srsrivat

StudentID: 200475417

Delay (ns to run provided example).

Clock period: 4.8ns

# cycles": 5104 + 1936 = 7040

Delay: 33,792 ns

Delay (TA provided example. TA to complete)

Logic Area: 6612.2280 (um<sup>2</sup>)

1/(delay.area): 4.475466 x 10<sup>-9</sup> (ns<sup>-1</sup>.um<sup>-2</sup>)

1/(delay.area) (TA)

# **Abstract**

Abstract should briefly summarize that the hardware function is (remember a future employer might be reading this), what your approach was, and the main results achieved.

# **Project Title**

Student names

#### Abstract

This report describes a high level overview of the design process for the convolution stage of a convolutional neural network

#### 1. Introduction

- What hardware is being designed here
  - The hardware being designed is the convolution stage of a convolutional neural network including a max pooling and a ReLu activation layer.
- o Summary of key innovations if any claimed
- o Summary of results achieved.
- o Structure of the rest of this report

#### 2. Micro-Architecture

o Hardware "algorithmic" approach used.

| 10 | 29 | 20 | 15 | 30 | 14 | 0  | 30 |
|----|----|----|----|----|----|----|----|
| 16 | 6  | 0  | 24 | 5  | 15 | 26 | 4  |
| 20 | 6  | 20 | 33 | 10 | 20 | 1  | 34 |
| 26 | 19 | 23 | 21 | 18 | 4  | 33 | 27 |
| 9  | 2  | 13 | 15 | 7  | 20 | 1  | 31 |
| 19 | 29 | 17 | 32 | 32 | 23 | 31 | 7  |
| 18 | 6  | 32 | 19 | 6  | 10 | 28 | 1  |
| 9  | 1  | 6  | 12 | 15 | 10 | 8  | 13 |



- The blue, green, orange, and red elements correspond to the first elements of each matrix among the set of four 3x3 matrices.
- These four elements are multiplied with the same kernel element
- The input buffer is a *shift register*. Once the first multiplication is done, the elements are shifted down by 1 position.
- Thus, on the next cycle the elements 29, 20, 6, and 0 are multiplied with the second kernel element
- o High level architecture drawing, and description of data flow



# 3. Interface Specification

- o Detailed description of top level interface to your design
- o Include a table listing each signal, its width and function
- o Include an interface timing diagram if needed

# 4. Technical Implementation

- o Discussion of high level modeling (if used) and results achieved
- o Discussion of any hierarchy
- o Discussion, if needed, of detailed implementation

# 5. Verification

- o Description of approach used to verify correctness.
  - Values of intermediate stages are generated from the python script provided with the project
  - o I verified my design by comparing the output of \$display with these intermediate values

#### 6. Results Achieved

- o Throughput, area, power/energy (if applicable), etc.
  - $\circ$  Cycles = 7040
  - Clock period = 4.8ns
  - o Delay = 33,792 ns
  - $\circ$  Area = 6612.2280 um<sup>-2</sup>

# 7. Conclusions

Summary of project and key results